2024-12-05 03:13:32 [INFO] transceiver.py:125 Init transceiver 'BTS@172.18.142.20:5700' 2024-12-05 03:13:32 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5702 <-> R:172.18.142.20:5802) 2024-12-05 03:13:32 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5701 <-> R:172.18.142.20:5801) 2024-12-05 03:13:32 [INFO] transceiver.py:125 Init transceiver 'MS@172.18.142.22:6700' 2024-12-05 03:13:32 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:6702 <-> R:172.18.142.22:6802) 2024-12-05 03:13:32 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:6701 <-> R:172.18.142.22:6801) 2024-12-05 03:13:32 [INFO] transceiver.py:125 Init transceiver 'TRX1@172.18.142.20:5700/1' 2024-12-05 03:13:32 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5704 <-> R:172.18.142.20:5804) 2024-12-05 03:13:32 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5703 <-> R:172.18.142.20:5803) 2024-12-05 03:13:32 [INFO] transceiver.py:125 Init transceiver 'TRX2@172.18.142.20:5700/2' 2024-12-05 03:13:32 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5706 <-> R:172.18.142.20:5806) 2024-12-05 03:13:32 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5705 <-> R:172.18.142.20:5805) 2024-12-05 03:13:32 [INFO] transceiver.py:125 Init transceiver 'TRX3@172.18.142.20:5700/3' 2024-12-05 03:13:32 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5708 <-> R:172.18.142.20:5808) 2024-12-05 03:13:32 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5707 <-> R:172.18.142.20:5807) 2024-12-05 03:13:32 [INFO] fake_trx.py:423 Init complete 2024-12-05 03:13:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:13:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:13:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:13:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:13:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 0 -> 1 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:13:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:13:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 0 -> 1 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:13:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:13:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 0 -> 1 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:13:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:13:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 0 -> 1 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:13:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:13:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:13:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:13:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:39 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:39 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:40 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:13:40 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:43 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:43 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:45 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:45 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:46 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:46 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:48 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:49 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:13:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:13:49 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:13:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:13:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:13:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2855 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:13:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:13:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:13:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:13:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:13:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:13:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:13:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:13:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:13:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:13:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:13:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:13:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:13:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=514 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:13:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:13:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=514 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:14:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:14:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:14:03 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:14:03 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:14:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:03 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=129 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:14:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:14:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:14:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:14:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:14:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:14:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:14:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:14:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:14:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:14:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:14:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:14:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:14:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:14:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:14:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:14:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:14:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:19 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:14:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:14:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:14:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:14:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:20 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:14:21 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:14:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:14:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:14:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:24 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:14:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:14:24 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:14:25 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:14:25 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:14:26 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:14:26 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:14:27 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:14:27 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:14:28 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:28 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:29 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:14:29 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:14:30 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:14:30 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:14:30 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:14:31 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:14:31 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:14:32 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:14:32 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:33 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:14:33 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:14:35 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:14:35 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:14:36 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:14:36 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:14:37 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:37 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:14:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:14:40 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:14:40 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:14:41 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:14:41 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:43 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:14:43 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:14:44 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:14:44 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:14:46 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:46 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:14:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:14:48 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:14:48 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:14:50 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:14:50 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:14:51 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:51 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:52 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:52 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:14:53 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:14:53 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:14:53 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:14:54 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:14:54 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:14:55 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:14:55 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:14:56 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:14:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:14:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:14:56 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:14:57 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:14:57 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:14:58 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:14:58 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:14:59 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:14:59 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:15:00 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:15:00 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:15:01 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:01 [WARNING] transceiver.py:250 (MS@172.18.142.22:6700) RX TRXD message (fn=9034 tn=5 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:01 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:15:01 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:15:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:02 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:15:02 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 03:15:03 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 03:15:03 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 03:15:04 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 03:15:04 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 03:15:05 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 03:15:05 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 03:15:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:06 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 03:15:06 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 03:15:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:07 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 03:15:07 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 03:15:08 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 03:15:08 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 03:15:08 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 03:15:09 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 03:15:09 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 03:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 03:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 03:15:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 03:15:12 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 03:15:12 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 03:15:13 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 03:15:13 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 03:15:14 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 03:15:14 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 03:15:15 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 03:15:15 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 03:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 03:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 03:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 03:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 03:15:18 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 03:15:18 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 03:15:19 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:19 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:20 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 03:15:20 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 03:15:21 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 03:15:21 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 03:15:22 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 03:15:22 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 03:15:23 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 03:15:23 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:23 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:24 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 03:15:24 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 03:15:25 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 03:15:25 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 03:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 03:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 03:15:27 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 03:15:27 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:28 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:28 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 03:15:29 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 03:15:29 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 03:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 03:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 03:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 03:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 03:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:32 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:32 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 03:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 03:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 03:15:34 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 03:15:34 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 03:15:35 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 03:15:35 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 03:15:36 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 03:15:36 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 03:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 03:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 03:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 03:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 03:15:39 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 03:15:39 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 03:15:40 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 03:15:40 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 03:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 03:15:42 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 03:15:42 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 03:15:43 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 03:15:43 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 03:15:44 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 03:15:44 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 03:15:45 [DEBUG] clck_gen.py:102 IND CLOCK 18564 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:15:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:45 [DEBUG] clck_gen.py:102 IND CLOCK 18666 2024-12-05 03:15:46 [DEBUG] clck_gen.py:102 IND CLOCK 18768 2024-12-05 03:15:46 [DEBUG] clck_gen.py:102 IND CLOCK 18870 2024-12-05 03:15:46 [DEBUG] clck_gen.py:102 IND CLOCK 18972 2024-12-05 03:15:47 [DEBUG] clck_gen.py:102 IND CLOCK 19074 2024-12-05 03:15:47 [DEBUG] clck_gen.py:102 IND CLOCK 19176 2024-12-05 03:15:48 [DEBUG] clck_gen.py:102 IND CLOCK 19278 2024-12-05 03:15:48 [DEBUG] clck_gen.py:102 IND CLOCK 19380 2024-12-05 03:15:49 [DEBUG] clck_gen.py:102 IND CLOCK 19482 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:15:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:15:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:15:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:15:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19534 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:15:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:15:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:15:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:15:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:15:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:15:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:15:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:15:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:15:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:15:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:15:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:15:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:15:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:15:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:15:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:15:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:15:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:15:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:15:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:16:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:16:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:03 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:04 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:04 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:05 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:09 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:16:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:16:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:16:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:16:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:16:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:16:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:16:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:16:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:16:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:16:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:16:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:16:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:16:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:16:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:16:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:16:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:17 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:17 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:18 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:18 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:19 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:16:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:19 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:20 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:20 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:16:21 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:21 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:16:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:24 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:24 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:16:25 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:16:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:25 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:26 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:16:26 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:27 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:16:27 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:28 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:16:28 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:29 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:29 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:30 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:16:30 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:30 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:31 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:16:31 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:32 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:32 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:16:33 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:33 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:34 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:16:34 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:35 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:35 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:16:36 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:36 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:16:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:38 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:38 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:40 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:40 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:41 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:16:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:41 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:43 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:16:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:16:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:16:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:16:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:16:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:16:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:16:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:16:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:16:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:16:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:16:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:16:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:16:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:16:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:16:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:16:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:16:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:16:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:16:51 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:16:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:51 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:16:52 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:16:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:52 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:53 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:16:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:16:53 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:16:55 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:16:55 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:16:56 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:16:56 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:16:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:16:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:16:59 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:16:59 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:17:00 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:17:00 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:17:02 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:17:02 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:17:03 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:17:03 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:17:04 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:17:04 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:17:07 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:17:07 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:17:08 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:17:08 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:10 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:17:10 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:17:11 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:17:11 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:17:12 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:17:12 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:17:13 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:17:13 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:17:13 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:17:14 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:14 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:17:15 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:17:15 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:17:17 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:17:17 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:17:18 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:17:18 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:19 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:17:19 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:17:20 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:17:20 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:17:21 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:17:21 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:17:21 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:17:22 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:17:22 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:23 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:17:23 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:17:24 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:17:24 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:17:25 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:17:25 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:17:26 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:17:26 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:17:27 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:17:27 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:28 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:17:28 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:17:30 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:17:30 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:32 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 03:17:32 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 03:17:33 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 03:17:33 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 03:17:34 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 03:17:34 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 03:17:35 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 03:17:35 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 03:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 03:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 03:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 03:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 03:17:38 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 03:17:38 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 03:17:39 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 03:17:39 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 03:17:40 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:40 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 03:17:41 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 03:17:41 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 03:17:42 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 03:17:42 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 03:17:43 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 03:17:43 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 03:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 03:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 03:17:45 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 03:17:45 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 03:17:46 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 03:17:46 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 03:17:47 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 03:17:47 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 03:17:48 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 03:17:48 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:49 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 03:17:49 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 03:17:50 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 03:17:50 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 03:17:51 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 03:17:51 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 03:17:51 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 03:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 03:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 03:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 03:17:54 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 03:17:54 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 03:17:55 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 03:17:55 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 03:17:56 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 03:17:56 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 03:17:57 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:17:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:17:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:17:57 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 03:17:58 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 03:17:58 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 03:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 03:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 03:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 03:18:00 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 03:18:00 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 03:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 03:18:02 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 03:18:02 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 03:18:03 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 03:18:03 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 03:18:04 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 03:18:04 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 03:18:05 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:05 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:06 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 03:18:06 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 03:18:06 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 03:18:07 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 03:18:07 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 03:18:08 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 03:18:08 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 03:18:09 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:09 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:10 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 03:18:10 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 03:18:11 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 03:18:11 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 03:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 03:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 03:18:13 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 03:18:13 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:18:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:18:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:18:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18562 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18562 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18562 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18562 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18562 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18562 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=18563 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:18:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:18:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:18:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:18:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:18:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:18:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:18:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:18:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:18:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:18:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:18:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:18:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:18:24 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:18:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:18:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:18:24 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:18:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:18:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:18:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:18:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:18:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:18:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:18:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:18:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:18:26 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:18:26 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:18:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:18:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:18:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:18:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:18:27 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:18:27 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:18:28 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:28 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:18:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:18:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:18:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:18:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:18:29 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:18:29 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:18:32 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:18:32 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:33 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:18:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:33 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:18:33 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:18:34 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:18:34 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:18:35 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:18:35 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:18:36 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:18:36 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:18:38 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:18:38 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:18:39 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:18:39 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:18:40 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:18:40 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:18:40 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:18:41 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:41 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:18:42 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:18:42 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:18:43 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:18:43 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:18:44 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:18:44 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:18:45 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:18:45 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:18:46 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:46 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:18:47 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:18:47 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:18:48 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:18:48 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:18:48 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:18:49 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:18:49 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:18:50 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:18:50 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:51 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:18:51 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:18:52 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:18:52 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:18:53 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:18:53 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:18:54 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:18:54 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:18:55 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:18:55 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:18:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:18:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:18:56 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:18:56 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:18:56 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:18:57 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:18:57 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:18:58 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:18:58 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:18:59 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:18:59 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:19:00 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:19:00 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:01 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:19:01 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:19:02 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:19:02 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:19:03 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:19:03 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:19:03 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:19:04 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:19:04 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:19:06 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:19:06 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:19:07 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 03:19:07 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 03:19:08 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 03:19:08 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 03:19:09 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 03:19:09 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 03:19:10 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:10 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 03:19:11 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 03:19:11 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 03:19:11 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 03:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 03:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 03:19:13 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 03:19:13 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 03:19:14 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 03:19:14 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:15 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 03:19:15 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 03:19:16 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 03:19:16 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 03:19:17 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 03:19:17 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 03:19:18 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 03:19:18 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 03:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 03:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 03:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 03:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 03:19:21 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 03:19:21 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 03:19:22 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 03:19:22 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 03:19:23 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 03:19:23 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:24 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 03:19:24 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 03:19:25 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 03:19:25 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 03:19:26 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 03:19:26 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 03:19:26 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 03:19:27 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 03:19:27 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:28 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 03:19:28 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 03:19:29 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 03:19:29 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 03:19:30 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 03:19:30 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 03:19:31 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 03:19:31 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 03:19:32 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:32 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 03:19:33 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 03:19:33 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 03:19:34 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 03:19:34 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 03:19:34 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 03:19:35 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 03:19:35 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 03:19:36 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:36 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:37 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 03:19:37 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 03:19:38 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 03:19:38 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 03:19:39 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 03:19:39 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 03:19:40 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 03:19:40 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 03:19:41 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:41 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 03:19:41 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 03:19:42 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 03:19:42 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 03:19:43 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 03:19:43 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 03:19:44 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 03:19:44 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 03:19:45 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:45 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 03:19:46 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 03:19:46 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 03:19:47 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 03:19:47 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 03:19:48 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 03:19:48 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 03:19:49 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 03:19:49 [DEBUG] clck_gen.py:102 IND CLOCK 18564 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:19:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:49 [DEBUG] clck_gen.py:102 IND CLOCK 18666 2024-12-05 03:19:50 [DEBUG] clck_gen.py:102 IND CLOCK 18768 2024-12-05 03:19:50 [DEBUG] clck_gen.py:102 IND CLOCK 18870 2024-12-05 03:19:51 [DEBUG] clck_gen.py:102 IND CLOCK 18972 2024-12-05 03:19:51 [DEBUG] clck_gen.py:102 IND CLOCK 19074 2024-12-05 03:19:52 [DEBUG] clck_gen.py:102 IND CLOCK 19176 2024-12-05 03:19:52 [DEBUG] clck_gen.py:102 IND CLOCK 19278 2024-12-05 03:19:53 [DEBUG] clck_gen.py:102 IND CLOCK 19380 2024-12-05 03:19:53 [DEBUG] clck_gen.py:102 IND CLOCK 19482 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:19:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:19:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:19:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:19:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=19522 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:19:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:19:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:19:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:19:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:19:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:19:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:19:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:19:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:20:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:20:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:20:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:20:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:20:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:20:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:20:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:20:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:20:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:20:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:20:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:20:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:20:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:20:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:20:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:20:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:20:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:20:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:08 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:09 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:09 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:20:10 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:20:11 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:11 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:20:12 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:12 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:20:13 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:13 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:20:14 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:14 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:15 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:20:15 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:16 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:16 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:17 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:17 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:20:18 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:18 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:20:18 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:19 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:20:19 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:20:20 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:20 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:20:21 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:20:21 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:22 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:20:22 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:20:23 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:23 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:20:24 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:24 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:20:25 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:20:25 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:27 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:27 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:20:28 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:20:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:20:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:20:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5404 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:20:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:20:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:20:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:20:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:20:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:20:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:20:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:20:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:20:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:20:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:20:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:20:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:20:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:20:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:20:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:20:34 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:34 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:35 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:20:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:20:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:36 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:20:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:20:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:37 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:20:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:37 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:20:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:38 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:38 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:20:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:20:39 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:20:39 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:20:39 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:20:40 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:20:40 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:20:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:41 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:20:41 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:42 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:20:42 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:20:43 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:20:43 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:20:44 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:20:44 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:45 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:45 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:20:46 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:20:46 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:20:47 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:20:47 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:20:47 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:20:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:20:49 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:49 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:20:50 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:20:50 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:20:51 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:20:51 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:20:52 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:20:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:52 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:53 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:20:53 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:20:54 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:20:54 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:20:54 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:20:55 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:20:55 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:20:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:20:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:20:56 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:20:56 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:20:57 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:20:57 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:20:58 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:20:58 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:20:59 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:20:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:20:59 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:00 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:21:00 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:21:01 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:21:01 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:21:02 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:21:02 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:21:02 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:21:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:21:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:21:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6412 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:21:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:21:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6412 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6412 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6412 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6412 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6412 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:21:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:21:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:21:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:21:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:21:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:21:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:21:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:21:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:21:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:09 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:21:10 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:21:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:10 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:21:11 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:21:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:11 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:21:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:12 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:12 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:13 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:21:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:13 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:21:14 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:21:14 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:21:14 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:21:15 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:21:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:15 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:21:16 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:16 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:21:17 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:21:17 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:21:18 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:21:18 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:21:19 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:19 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:21:20 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:20 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:21:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:21 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:21 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:21:22 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:21:22 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:21:22 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:21:23 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:21:23 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:21:24 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:24 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:24 [WARNING] transceiver.py:250 (MS@172.18.142.22:6700) RX TRXD message (fn=3588 tn=0 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:24 [WARNING] transceiver.py:250 (MS@172.18.142.22:6700) RX TRXD message (fn=3588 tn=1 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:25 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:21:25 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:21:26 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:21:26 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:21:27 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:21:27 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:21:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:28 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:21:28 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:29 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:21:29 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:21:30 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:21:30 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:21:30 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:21:31 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:21:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:31 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:21:32 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:32 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:33 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:33 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:21:34 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:21:34 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:21:35 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:21:35 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:21:36 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:21:36 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:21:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:37 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:21:37 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:21:37 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:21:38 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:21:38 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:21:39 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:21:39 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:40 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:40 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:21:41 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:21:41 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:21:42 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:21:42 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:21:43 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:43 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:44 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:44 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:45 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:21:45 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:21:45 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:21:46 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:21:46 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:21:47 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:21:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:47 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:48 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:21:48 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:21:49 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:21:49 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:21:50 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:21:50 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:21:51 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:51 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 03:21:52 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 03:21:52 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 03:21:53 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 03:21:53 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 03:21:53 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 03:21:54 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:21:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:54 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 03:21:55 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:21:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:21:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:21:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:21:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:21:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10289 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:22:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:00 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:22:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:22:05 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:05 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:22:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:22:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:22:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:22:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:22:06 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:22:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:22:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:22:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:22:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:22:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:22:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:22:10 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:22:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:22:11 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:22:11 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:22:12 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:22:12 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:22:13 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:22:13 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:22:14 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:22:14 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:22:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:22:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:22:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:22:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:22:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:22:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:22:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:22:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:22:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:22:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:22:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:22:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:22:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:23 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:22:23 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:22:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:24 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:22:24 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:22:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:25 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:22:25 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:22:26 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:22:26 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:22:27 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:22:27 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:22:28 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:22:28 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:22:29 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:22:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:22:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:22:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:22:34 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:22:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:35 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:22:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:22:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:22:36 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:22:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:36 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:22:37 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:22:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:37 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:22:38 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:22:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:38 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:22:39 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:22:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:39 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:22:40 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:22:40 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:22:41 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:22:41 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:22:41 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:22:42 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:22:42 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:22:43 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:22:43 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:22:44 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:22:44 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:22:45 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:22:45 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:22:46 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:22:46 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:22:47 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:22:47 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:22:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:22:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:22:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:22:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:22:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:22:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:22:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:22:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:22:53 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:22:53 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:22:53 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:22:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:22:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:22:53 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:54 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:22:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:54 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:22:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:55 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:22:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:55 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:22:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:56 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:22:56 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:22:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:57 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:22:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:57 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:22:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:22:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:22:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:22:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:22:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:57 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:22:58 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:22:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:58 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:22:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:22:59 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:22:59 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:23:00 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:23:00 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:23:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:23:01 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:23:01 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:23:02 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:23:02 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2219 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:23:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:23:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:23:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:08 [WARNING] transceiver.py:250 (MS@172.18.142.22:6700) RX TRXD message (fn=140 tn=4 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:10 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=658 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:23:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:23:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:23:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:23:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:23:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:23:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:23:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:23:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:23:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:23:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:23:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:23:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:23:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:23:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:23:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:23:32 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:23:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:23:33 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:23:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:33 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:23:34 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1306 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1306 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:23:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:23:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:23:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:23:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:23:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:41 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:23:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:23:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:42 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:23:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:23:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:43 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:23:43 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:23:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:44 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:23:44 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:45 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:23:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:23:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:23:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:23:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:23:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:23:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:23:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:23:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:23:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:23:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:23:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:23:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:23:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:23:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:23:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:56 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:23:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:23:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:23:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:23:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:23:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:23:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:23:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:23:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:24:00 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:24:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:00 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:24:02 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:24:02 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:24:04 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:24:04 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:24:05 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:24:05 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:24:07 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:24:07 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:24:08 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:24:08 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:24:10 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:24:10 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3315 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:24:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:24:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:24:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:24:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:24:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:24:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:24:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:24:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:24:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:24:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:24:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:24:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:24:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:24:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:24:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:24:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:24:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:24:19 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:24:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:24:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:24:21 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:24:21 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:24:23 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:24:23 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:24:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:24:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:24:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:24:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:24:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:24:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:24:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:24:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:24:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:24:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:24:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:24:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:24:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:24:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:24:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:24:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:24:34 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:24:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:24:35 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:24:35 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:24:37 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:24:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:24:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:24:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:24:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:24:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:24:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:24:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:24:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:24:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:24:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:24:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:24:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:24:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:24:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:24:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:24:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:24:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:24:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:24:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:24:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:24:49 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:24:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:24:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:24:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:24:53 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:24:53 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:24:54 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:24:54 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:24:55 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:24:55 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:24:56 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:24:56 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:24:57 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:24:57 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:24:58 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:24:58 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:24:59 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:24:59 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:24:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:24:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:24:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:24:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:25:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:25:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:25:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:25:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:25:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:25:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:25:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:25:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:25:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:25:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:25:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:25:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:25:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:25:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:25:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:25:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:25:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:25:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:25:09 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:25:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:09 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:25:10 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:25:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:25:11 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:25:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:25:13 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:25:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:25:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:13 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:25:14 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:25:14 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:25:15 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:25:15 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:25:16 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:25:16 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:25:16 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:25:17 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:25:17 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:25:18 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:25:18 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:25:19 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:25:19 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:25:20 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:25:20 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:25:21 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:25:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:25:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3621 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:25:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:25:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:25:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:25:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:25:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:25:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:25:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:25:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:25:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:27 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:27 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:25:28 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:25:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:28 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:25:29 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:25:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:29 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:25:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:25:31 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:25:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:31 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:25:32 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:25:32 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:25:33 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:25:33 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:25:33 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:25:34 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:25:34 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:25:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:25:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:35 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:25:35 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:25:36 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:25:36 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:25:37 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:25:37 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:25:38 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:25:38 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:25:39 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:25:39 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:25:41 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:25:41 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:25:42 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:25:42 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:25:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:25:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:25:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:25:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:25:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:25:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:25:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:25:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:25:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:25:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:25:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:25:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:25:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:25:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:25:50 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:25:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:25:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:25:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:25:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:25:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:25:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:25:53 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:25:53 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:25:54 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:25:54 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:25:55 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:25:55 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:25:56 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:25:56 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:25:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:25:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:25:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:25:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:25:57 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:25:57 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:26:00 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:26:00 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:26:01 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:26:01 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:26:02 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:26:02 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:26:03 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:26:03 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:26:04 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:26:04 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:26:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:26:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:26:06 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:26:06 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:26:07 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:26:07 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:26:08 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:26:08 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:26:09 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:26:09 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:26:10 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:26:10 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:26:11 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:26:11 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:26:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:26:12 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:12 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:26:15 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:26:15 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:26:16 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:26:16 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:26:17 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:26:17 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:26:18 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:26:18 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:26:19 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:26:19 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:26:20 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:26:20 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:26:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:26:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:26:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:26:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7119 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:26:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7119 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:26:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7119 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:26:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7119 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:26:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7119 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:26:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7119 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:26:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:26:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:26:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:26:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:26:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:26:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:26:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:26:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:26:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:26:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:26:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:26:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:26:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:26:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:26:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:27 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:26:27 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:26:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:28 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:26:28 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:26:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:29 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:26:29 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:26:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:30 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:26:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:26:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:31 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:26:31 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:26:33 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:26:33 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:26:34 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:26:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:26:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:34 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:26:35 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:26:35 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:26:36 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:26:36 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:26:37 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:26:37 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:26:39 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:26:39 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:26:40 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:26:40 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:26:40 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:26:41 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:26:41 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:26:42 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:26:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:26:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:26:42 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:26:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:26:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:26:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:26:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:26:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:26:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:26:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:26:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:26:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:26:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:26:47 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:26:47 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:26:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:26:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:26:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:26:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:48 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:26:49 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:26:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:49 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:26:50 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:26:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:50 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:26:51 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:26:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:51 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:26:52 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:26:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:26:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:26:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:26:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:26:52 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:26:53 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:26:53 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:26:54 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:26:54 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:26:55 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:26:55 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:26:56 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:26:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:26:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:26:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:26:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:26:56 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:26:57 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:26:57 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:26:57 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:26:58 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:26:58 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:26:59 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:26:59 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:27:00 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:27:00 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:27:01 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:27:01 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:27:02 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:27:02 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:27:03 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:27:03 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:27:04 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:04 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:27:05 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:27:05 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:27:05 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:27:07 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:27:07 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:27:08 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:27:08 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:27:09 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:27:09 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:27:10 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:27:10 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:27:11 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:27:11 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:27:12 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:12 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:12 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:12 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:27:12 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:27:13 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:27:13 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:27:14 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:27:14 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:27:15 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:27:15 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:27:16 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:27:16 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:27:17 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:27:17 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:27:18 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:27:18 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:27:19 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:27:19 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:27:20 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:27:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:27:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:27:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:27:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:27:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:27:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:27:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:27:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:27:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:27:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:27:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:27:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:27:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:27:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:27:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:27:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:27:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:27:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:27:27 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:27:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:27:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:27:28 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:27:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:27:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:27:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:27:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:27:28 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:27:29 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:27:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:27:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:27:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:27:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:27:29 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:27:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:27:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:27:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:27:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:27:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:27:30 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:27:31 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:27:31 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:27:33 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:27:33 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:34 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:27:34 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:27:35 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:27:35 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:27:36 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:27:36 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:27:37 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:27:37 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:27:38 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:27:38 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:27:39 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:27:39 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:27:40 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:27:40 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:27:40 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:27:41 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:27:41 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:42 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:27:42 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:27:43 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:27:43 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:27:44 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:27:44 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:27:45 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:27:45 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:27:46 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:27:46 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:27:47 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:27:47 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:27:47 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:27:48 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:27:48 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:27:49 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:27:49 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:50 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:27:50 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:27:51 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:27:51 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:27:52 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:27:52 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:27:53 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:27:53 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:27:54 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:27:54 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:27:55 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:27:55 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:27:55 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:27:56 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:27:56 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:27:57 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:27:57 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:27:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:27:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:27:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:27:58 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:27:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:27:58 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:27:59 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:27:59 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:28:00 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:28:00 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:28:01 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:28:01 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:28:02 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:28:02 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:28:04 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:28:04 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:28:05 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:28:05 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:28:06 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:28:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:28:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:28:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:06 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:28:07 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:28:07 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:28:08 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:28:08 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 03:28:09 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 03:28:09 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 03:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 03:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 03:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 03:28:11 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 03:28:11 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 03:28:12 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 03:28:12 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 03:28:13 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 03:28:13 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 03:28:14 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:28:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:28:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:28:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:14 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 03:28:15 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 03:28:15 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 03:28:16 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 03:28:16 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 03:28:17 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 03:28:17 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 03:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 03:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 03:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 03:28:19 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 03:28:19 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 03:28:20 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 03:28:20 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 03:28:21 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 03:28:21 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 03:28:22 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:28:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:28:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:28:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:22 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 03:28:23 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 03:28:23 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 03:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 03:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 03:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 03:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 03:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 03:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 03:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 03:28:27 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 03:28:27 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 03:28:28 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 03:28:28 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 03:28:29 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 03:28:29 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 03:28:30 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:28:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:28:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:28:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:28:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:28:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:28:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:28:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:28:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:28:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:28:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:28:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:28:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:28:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:28:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:28:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:28:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:28:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:28:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:28:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:28:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:28:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:28:40 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:28:41 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:28:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:28:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:41 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:28:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:28:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:28:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:41 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:42 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:28:42 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:28:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:42 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:28:43 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:28:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:43 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:28:44 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:28:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:44 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:28:45 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:28:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:45 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:28:46 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:28:46 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:28:47 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:28:47 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:28:48 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:28:48 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:28:49 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:28:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:28:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:28:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:49 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:28:50 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:28:50 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:28:50 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:28:51 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:28:51 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:28:52 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:28:52 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:28:53 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:28:53 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:28:54 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:28:54 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:28:55 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:28:55 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:28:56 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:28:56 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:28:57 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:28:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:28:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:28:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:28:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:28:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3620 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:29:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:29:02 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:29:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:29:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:29:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:03 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:29:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:03 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:29:04 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:29:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:04 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:29:05 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:29:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:29:06 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:29:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:06 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:29:07 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:29:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:07 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:29:07 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:29:08 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:29:08 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:29:09 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:29:09 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:29:10 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:29:10 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:29:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:29:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:29:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:29:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:29:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:29:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:29:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:29:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:29:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:29:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:29:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:29:19 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:29:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:29:20 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:29:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:29:21 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:29:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:29:22 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:29:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:29:23 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:29:23 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:29:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:29:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:29:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:29:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:29:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:29:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:29:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:29:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:31 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:29:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:29:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:29:32 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:29:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:29:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:29:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:29:34 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:29:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:29:35 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:29:35 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:29:36 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:29:36 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:29:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:29:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:29:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:29:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:29:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:29:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:29:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:29:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:29:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:29:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:29:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:29:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:29:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:29:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:29:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:46 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:29:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:29:47 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:29:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:29:48 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:29:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:29:49 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:29:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:29:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:29:51 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:29:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:29:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:29:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:29:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:29:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:29:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:29:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:29:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:29:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:29:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:29:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:29:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:29:58 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:29:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:29:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:29:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:29:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:29:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:29:59 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:30:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:30:00 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:30:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:30:01 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:30:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:30:02 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:30:03 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:30:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:03 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:30:04 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:30:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:04 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:30:05 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:30:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:05 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:30:06 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:30:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:06 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:30:06 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:30:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:07 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:30:07 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:30:08 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:30:08 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:30:09 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:30:09 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:30:10 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:30:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:10 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:30:11 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:30:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:11 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:30:12 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:30:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:12 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:30:13 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:30:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:13 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:30:13 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:30:14 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:30:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:14 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:30:15 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:30:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:15 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:30:16 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:30:16 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:30:17 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:30:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:30:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:30:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:30:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:30:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:30:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:30:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:30:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:30:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:30:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:30:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:30:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:30:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:30:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:30:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:30:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:30:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:30:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:30:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:30:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=126 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=127 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=128 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=130 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=131 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=132 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=133 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=134 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=135 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=136 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=137 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=138 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=139 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=140 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=141 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=143 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=144 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=145 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=146 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=147 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=148 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=149 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=150 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=151 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=152 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=153 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=154 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=156 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=157 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=158 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=159 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=160 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=161 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=162 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=163 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=164 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=165 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=166 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=167 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=169 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=170 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=171 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=172 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=173 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=174 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=175 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=176 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=177 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=178 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=179 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=180 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=182 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=183 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=184 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=185 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=186 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=187 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=188 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=189 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=190 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=191 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=192 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=193 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=195 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=196 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=197 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=198 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=199 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=200 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=201 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=202 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=203 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=204 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=205 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=206 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=208 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=209 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=210 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=211 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=212 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=213 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=214 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=215 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=216 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=217 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=218 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:30:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:30:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:30:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=301 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=301 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:30:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:30:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:30:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:30:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:30:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:30:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:30:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:30:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:30:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:30:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:30:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:30:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=126 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=127 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=128 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=130 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=131 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=132 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=133 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=134 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=135 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=136 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=137 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=138 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=139 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=140 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=141 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=143 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=144 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=145 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=146 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=147 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=148 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=149 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=150 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=151 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=152 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=153 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=154 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=156 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=157 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=158 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=159 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=160 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=161 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=162 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=163 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=164 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=165 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=166 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=167 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=169 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=170 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=171 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=172 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=173 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=174 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=175 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=176 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=177 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=178 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=179 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=180 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=182 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=183 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=184 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=185 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=186 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=187 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=188 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=189 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=190 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:29 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=191 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=192 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=193 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=195 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=196 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=197 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=198 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=199 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=200 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=201 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=202 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=203 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=204 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=205 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=206 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=208 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=209 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=210 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=211 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=212 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=213 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=214 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=215 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=216 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=217 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=218 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:30:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:30:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=300 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:30:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:30:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:30:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:30:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:30:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:30:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:30:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:30:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:30:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:30:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:30:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:30:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:30:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:30:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:30:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:30:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:30:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:36 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:30:37 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:30:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:30:38 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:30:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:30:39 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:30:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:30:40 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:30:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:30:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:30:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:30:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:30:40 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:30:41 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:30:41 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:30:42 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:30:42 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:30:43 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:30:43 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:30:44 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:30:44 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:30:44 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:30:45 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:30:45 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:30:46 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:30:46 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:30:47 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:30:47 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:30:48 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:30:48 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:30:49 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:30:49 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:30:50 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:30:50 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:30:51 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:30:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:30:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:30:51 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:30:51 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:30:52 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:30:52 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:30:53 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:30:53 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:30:54 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:30:54 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:30:55 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:30:55 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:30:56 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:30:56 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:30:57 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:30:57 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:30:58 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:30:58 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:30:59 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:30:59 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:30:59 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:31:00 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:31:00 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:31:01 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:31:01 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:31:02 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:31:02 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:31:03 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:31:03 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:31:04 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:31:04 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:31:05 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:31:05 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:31:06 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:31:06 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:31:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:07 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:31:07 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:31:07 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:31:08 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:31:08 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:31:09 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:31:09 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:31:10 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:31:10 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:31:11 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:31:11 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:31:12 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:31:12 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:31:13 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:31:13 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:31:14 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:31:14 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:31:14 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:31:15 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:31:15 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:31:16 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:31:16 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:31:17 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:31:17 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:31:18 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:31:18 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 03:31:19 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 03:31:19 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 03:31:20 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 03:31:20 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 03:31:21 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 03:31:21 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 03:31:22 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:31:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:22 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 03:31:22 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 03:31:23 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 03:31:23 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 03:31:24 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 03:31:24 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 03:31:25 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 03:31:25 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 03:31:26 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 03:31:26 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 03:31:27 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 03:31:27 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 03:31:28 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 03:31:28 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 03:31:29 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 03:31:29 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 03:31:30 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 03:31:30 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 03:31:30 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 03:31:31 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 03:31:31 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 03:31:32 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 03:31:32 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 03:31:33 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 03:31:33 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 03:31:34 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 03:31:34 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 03:31:35 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 03:31:35 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 03:31:36 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 03:31:36 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 03:31:37 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:31:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:31:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:31:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:31:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:31:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:31:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:31:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:31:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:31:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:31:42 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:31:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:31:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:31:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:31:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:31:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:31:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:31:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:31:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:31:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:31:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:31:47 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:31:47 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:31:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:31:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:31:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:31:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:31:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:31:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:48 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:48 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:31:49 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:31:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:49 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:31:50 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:31:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:50 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:31:51 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:31:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:51 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:31:52 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:31:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:52 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:31:53 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:31:53 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:31:54 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:31:54 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:31:55 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:31:55 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:31:56 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:31:56 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:31:56 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:31:57 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:31:57 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:31:58 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:31:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:31:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:31:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:31:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:32:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:32:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:32:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:32:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:32:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:32:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:32:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:32:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:32:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:32:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:32:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:32:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:32:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:32:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:32:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:32:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:32:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:04 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:32:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:32:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:05 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:32:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:32:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:06 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:32:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:07 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:32:08 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:08 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:32:09 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:32:09 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:32:10 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:32:10 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:32:11 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:32:11 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:32:12 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:32:12 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:32:12 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:32:13 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:32:13 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:32:14 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:32:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:32:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:32:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:32:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:32:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:32:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:32:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:32:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:32:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:32:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:32:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:32:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:32:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:32:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:19 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:32:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:32:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:32:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:32:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:32:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:32:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:32:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:20 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:20 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:32:21 [DEBUG] fake_trx.py:263 (MS@172.18.142.22:6700) Recv SETTA cmd 2024-12-05 03:32:21 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:32:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:21 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:32:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:32:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:22 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:32:23 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:32:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:23 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:32:24 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:32:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:24 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:32:25 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:32:25 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:32:26 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:32:26 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:32:27 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:32:27 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:32:28 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:32:28 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:32:28 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:32:29 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:32:29 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:32:30 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:32:30 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:32:31 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:32:31 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:32:32 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:32:32 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:32:33 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:32:33 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:32:34 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:32:34 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:32:35 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:32:35 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:32:36 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:32:36 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:32:36 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:32:37 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:32:37 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:32:38 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:32:38 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:32:39 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:32:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:32:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:32:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:32:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:32:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:32:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:32:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:32:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:32:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:32:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:32:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:32:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:32:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:32:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:32:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:32:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:32:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:32:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:32:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:32:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:32:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:45 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:32:46 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:32:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:32:47 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:32:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:32:48 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:32:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:32:49 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:32:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:49 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:32:50 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:32:50 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:32:51 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:32:51 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:32:52 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:32:52 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:32:53 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:32:53 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:32:54 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:32:54 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:32:55 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:32:55 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:32:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:32:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:32:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:32:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:33:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:33:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:33:01 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:33:01 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:33:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:01 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:01 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:02 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:33:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:02 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:33:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:03 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:33:03 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:33:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:04 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:33:04 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:33:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:05 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:33:05 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:33:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:05 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:33:06 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:33:06 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:33:07 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:33:07 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:33:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1562 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1562 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1562 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:33:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:33:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:33:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:33:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:33:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:33:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:33:15 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:33:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:16 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:33:16 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:33:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:17 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:33:17 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:33:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:18 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:33:18 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:33:19 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:33:19 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:33:20 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:33:20 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:33:21 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:33:21 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:33:21 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:33:22 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:33:22 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:33:23 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2304 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:33:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:33:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:33:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:33:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:33:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:33:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:33:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:33:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:33:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:33:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:36 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:33:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=209 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:33:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:33:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:33:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:33:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:33:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:33:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:33:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:33:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:33:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:33:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:33:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:33:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:33:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:33:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:33:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:33:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:33:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:33:48 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:33:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:49 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:33:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:33:49 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:33:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:33:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:33:51 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:33:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:33:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:52 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:33:52 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:33:53 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:33:53 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:33:54 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:33:54 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:33:55 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:33:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:33:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:33:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:33:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2883 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2883 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:33:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2884 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:34:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:34:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:34:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:34:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:34:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:34:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:34:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:34:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:34:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:34:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:34:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:34:01 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:34:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:34:02 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:34:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:02 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:34:03 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:34:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:03 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:34:04 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:34:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:04 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:34:04 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:34:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:05 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:34:05 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:34:06 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:34:06 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:34:07 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:34:07 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:34:08 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:34:08 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:34:09 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:34:09 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:34:10 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:34:10 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:34:11 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:34:11 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:34:12 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:34:12 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:34:12 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:34:13 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:34:13 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:34:14 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:34:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:34:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:34:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:34:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:34:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:34:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:34:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:34:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:34:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:34:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:34:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:34:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:34:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:34:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:19 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:34:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:34:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:34:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:34:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:34:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:34:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:20 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:34:21 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:34:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:34:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:34:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:34:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:22 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:34:23 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:34:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:23 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:34:24 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:34:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:24 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:34:25 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:34:25 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:34:26 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:34:26 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:34:27 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:34:27 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:34:28 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:34:28 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:34:29 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:34:29 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:34:30 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:34:30 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:34:30 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:34:31 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:34:31 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:34:32 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:34:32 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:34:33 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:34:33 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:34:34 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:34:34 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:34:35 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:34:35 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:34:36 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:34:36 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:34:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:34:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:34:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3738 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:34:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:34:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:34:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:34:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:34:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:34:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:34:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:34:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:34:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:34:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:34:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:34:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:34:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:34:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:34:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:34:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:34:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:34:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:34:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:34:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:34:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:34:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:34:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:34:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:34:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:34:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:34:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:34:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:34:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:34:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:34:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:34:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:34:48 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:34:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:34:48 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:34:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:34:49 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:34:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:34:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:34:51 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:34:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:34:52 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:34:52 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:34:53 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:34:53 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:34:54 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:34:54 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:34:55 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:34:55 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:34:56 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:34:56 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:34:56 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:34:57 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:34:57 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:34:58 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:34:58 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:34:59 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:34:59 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:35:00 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:35:00 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:35:01 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:35:01 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:35:02 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:35:02 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:35:03 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:35:03 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:35:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:35:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:35:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:35:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:35:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:35:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:35:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:35:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:35:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:35:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:35:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:35:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:35:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:35:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:35:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:09 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:35:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:35:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:35:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:35:09 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:35:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:35:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:35:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:35:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:35:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:10 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:35:10 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:35:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:11 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:35:11 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:35:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:12 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:35:12 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:35:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:13 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:35:13 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:35:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:14 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:35:14 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:35:15 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:35:15 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:35:16 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:35:16 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:35:16 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:35:17 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:35:17 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:35:18 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:35:18 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:35:19 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:35:19 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:35:20 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:35:20 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:35:21 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:35:21 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:35:22 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:35:22 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:35:23 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:35:23 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:35:24 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:35:24 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:35:24 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:35:25 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:35:25 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:35:26 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:35:26 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:35:27 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:35:27 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:35:28 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:35:28 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:35:29 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:35:29 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:35:30 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:35:30 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:35:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:35:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:35:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:35:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:35:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:35:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:35:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:35:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:35:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:35:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:35:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:35:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:35:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:35:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:35:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:35:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:35:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:35:37 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:35:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:38 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:35:38 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:35:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:39 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:35:39 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:35:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:40 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:35:40 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:35:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:35:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:35:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:35:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:35:41 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:35:41 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:35:42 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:35:42 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:35:43 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:35:43 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:35:44 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:35:44 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:35:44 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:35:45 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:35:45 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:35:46 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:35:46 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:35:47 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:35:47 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:35:48 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:35:48 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:35:49 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:35:49 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:35:50 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:35:50 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:35:51 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:35:51 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:35:52 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:35:52 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:35:52 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:35:53 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:35:53 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:35:54 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:35:54 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:35:55 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:35:55 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:35:56 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:35:56 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:35:57 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:35:57 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:35:58 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:35:58 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:35:59 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:35:59 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:36:00 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:36:00 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:36:00 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:36:01 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:36:01 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:36:02 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:36:02 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:36:03 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:36:03 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:36:04 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:36:04 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:36:05 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:36:05 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:36:06 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:36:06 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:36:07 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:36:07 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:36:07 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:36:08 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:36:08 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:36:09 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:36:09 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:36:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:36:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:36:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:36:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:36:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:36:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:36:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:36:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:36:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:36:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:16 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:36:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:36:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:17 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:36:17 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:18 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:36:18 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:19 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:36:19 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:36:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:20 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:36:20 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:36:21 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:36:21 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:36:22 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:36:22 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:36:23 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:36:23 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:36:24 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:36:24 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:36:24 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:36:25 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:36:25 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:36:26 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:36:26 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:36:27 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:36:27 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:36:28 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:36:28 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:36:29 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:36:29 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:36:30 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:36:30 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:36:31 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:36:31 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:36:32 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:36:32 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:36:32 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:36:33 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:36:33 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:36:34 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:36:34 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:36:35 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:36:35 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:36:36 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:36:36 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:36:37 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:36:37 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:36:38 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:36:38 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:36:39 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:36:39 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:36:39 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:36:40 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:36:40 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:36:41 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:36:41 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:36:42 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:36:42 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:36:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:36:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:36:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:36:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:36:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:36:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:48 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:36:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:36:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:36:53 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:53 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:36:54 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:36:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:36:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:36:54 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:36:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:36:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:36:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:36:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:36:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:36:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:36:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:36:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:36:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:37:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:37:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:37:05 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:37:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:37:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:37:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:37:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:37:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:37:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:37:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:37:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:37:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:37:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:37:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:37:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:08 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:37:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:37:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:09 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:37:09 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:37:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:10 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:37:10 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:37:11 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:37:11 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:37:12 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:37:12 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:37:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:37:13 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:37:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:37:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:37:19 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:37:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:37:19 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:37:19 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:37:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:37:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:20 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:37:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:37:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:37:21 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:37:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:21 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:37:22 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:37:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:22 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:37:23 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:37:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:23 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:37:24 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:37:24 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:37:25 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:37:25 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:37:26 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:37:26 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:37:27 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:37:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:37:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:37:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:37:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:37:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:37:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:37:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:37:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:37:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:37:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:37:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:37:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:33 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:37:34 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:37:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:34 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:37:35 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:35 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:37:35 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:37:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:36 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:37:36 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:37:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:37 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:37:37 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:37:38 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:37:38 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:37:39 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:37:39 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:37:40 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:37:40 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:37:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:37:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:37:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:37:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:37:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:37:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:37:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:37:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:37:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:47 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:37:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:37:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:48 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:37:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:37:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:49 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:37:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:37:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:50 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:37:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:37:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:51 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:37:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:37:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:37:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:37:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:37:53 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:37:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:37:54 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:37:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:37:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:37:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:37:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:37:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:37:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:37:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:37:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:37:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:37:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:38:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:38:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:38:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:38:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:38:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:38:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:38:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:01 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:38:02 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:38:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:38:03 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:38:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:03 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:38:04 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:38:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:04 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:38:05 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:38:05 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:38:06 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:38:06 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:38:06 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:38:07 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:38:07 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:38:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:38:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:38:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:38:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:38:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:38:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:38:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:38:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:38:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:38:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:38:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:38:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:38:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:38:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:38:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:38:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:38:15 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:38:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:16 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:38:16 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:38:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:17 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:38:17 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:38:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:18 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:38:18 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:38:19 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:38:19 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:38:20 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:38:20 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:38:21 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:38:21 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:38:22 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:38:22 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:38:22 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:38:23 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:38:23 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:38:24 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:38:24 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:38:25 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:38:25 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:38:26 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:38:26 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:38:27 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:38:27 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:38:28 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:38:28 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:38:29 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:38:29 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:38:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:38:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:38:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:38:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:38:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:38:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:38:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:38:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:38:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:38:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:38:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:38:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:38:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:38:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:38:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:38:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:38:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:38:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:38:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:38:36 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:38:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:38:37 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:38:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:37 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:38:38 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:38:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:38 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:38:39 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:38:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:39 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:38:40 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:38:40 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:38:41 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:38:41 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:38:42 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:38:42 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:38:43 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:38:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:38:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:38:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:38:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:38:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:38:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:38:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:38:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:38:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:38:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:38:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:38:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:38:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:38:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:38:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:38:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:38:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:38:51 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:38:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:51 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:38:52 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:38:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:52 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:38:53 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:38:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:38:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:38:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:38:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:38:53 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:38:53 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:38:54 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:38:54 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:38:55 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:38:55 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:38:56 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:38:56 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:38:57 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:38:57 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:38:58 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:38:58 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:38:59 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:38:59 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:39:00 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:39:00 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:39:00 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:39:01 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:39:01 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:39:02 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:39:02 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:39:03 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:39:03 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:39:04 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:39:04 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:04 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:09 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:09 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:09 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:09 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:09 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:09 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:09 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:09 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:09 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:09 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:09 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:10 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:10 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:10 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:10 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=120 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=120 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=120 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=120 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=120 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=120 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:27 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:27 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:39:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:39:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:39:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:39:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:39:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:39:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:39:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:39:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:39:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:39:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:39:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:39:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:39:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:39:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:39:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:39:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:39:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:46 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:39:46 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:39:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:39:47 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:39:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:39:48 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:39:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:39:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:39:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:39:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:39:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:39:49 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:39:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:39:50 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:39:50 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:39:51 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:39:51 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:39:52 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:39:52 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:39:53 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:39:53 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:39:54 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:39:54 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:39:54 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:39:55 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:39:55 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:39:56 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:39:56 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:39:57 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:39:57 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:39:58 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:39:58 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:39:59 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:39:59 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:40:00 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:40:00 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:40:01 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:40:01 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:40:02 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:40:02 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:40:02 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:40:03 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:40:03 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:40:04 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:40:04 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:40:05 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:40:05 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:40:06 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:40:06 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:40:07 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:40:07 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:40:08 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:40:08 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:40:09 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:40:09 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:40:09 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:40:10 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:40:10 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:40:11 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:40:11 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:40:12 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:40:12 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:40:13 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:40:13 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:40:14 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:40:14 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:40:15 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:40:15 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:40:16 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:40:16 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:40:17 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:40:17 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:40:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:40:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:40:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:40:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:40:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:40:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:40:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:40:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:40:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:40:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:40:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:40:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:40:25 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:40:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:40:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=769 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=769 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:40:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=769 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:40:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=769 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:40:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=769 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:40:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:40:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:40:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:40:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:40:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:40:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:40:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:40:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:40:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:32 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:40:33 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:40:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:33 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:40:34 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:40:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:34 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:40:35 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:40:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:35 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:40:36 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:40:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:36 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:40:37 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:40:37 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:40:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1424 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:40:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:40:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:40:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:40:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:40:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:40:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:40:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:40:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:40:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:40:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:40:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:40:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:40:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:40:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:40:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:40:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:40:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:40:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:40:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:40:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:40:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:40:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:40:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:40:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:40:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:40:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:40:54 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:40:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:40:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:40:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:40:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:40:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:40:55 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:40:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:55 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:40:56 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:40:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:56 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:40:57 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:40:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:57 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:40:58 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:40:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:58 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:40:59 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:40:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:40:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:40:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:40:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:40:59 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:41:00 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:41:00 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1412 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1412 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:41:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:41:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:41:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:41:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:41:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:41:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:41:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:41:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:10 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:41:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:41:11 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:41:12 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:41:12 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:41:13 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:41:13 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:41:14 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:41:14 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1856 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:19 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:20 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:41:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:41:21 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:41:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:41:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:41:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:23 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:41:23 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:41:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:23 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:40 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:41 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:41 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:41:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:41:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:41:47 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:41:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:47 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:41:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:41:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:48 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:41:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:41:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:41:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:41:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:41:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:41:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:41:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:41:54 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:41:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:41:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:41:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:41:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:41:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:41:55 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:56 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:41:56 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:41:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:41:57 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:41:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:41:58 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:41:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:41:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:41:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:41:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:41:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=924 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:42:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:42:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:42:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:42:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:42:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:42:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:42:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:42:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:42:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:42:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:42:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:42:08 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:42:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:09 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:42:09 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:42:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:42:10 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:42:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:42:11 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:42:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:42:12 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:42:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:42:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:17 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:42:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:42:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:42:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:42:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:42:18 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:42:19 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:42:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:42:20 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:42:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:21 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:21 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:21 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:42:22 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:42:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:22 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:42:23 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:42:23 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:42:24 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:42:24 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:42:25 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:42:25 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:42:26 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:42:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:42:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:42:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:42:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:42:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:42:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:42:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:42:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:32 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:42:33 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:42:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:33 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:42:34 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:34 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:35 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:42:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:35 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:42:36 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:36 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:42:36 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:42:37 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:42:37 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:42:38 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:42:38 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:42:39 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:42:39 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1868 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:42:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:42:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:42:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:42:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:42:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:42:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:45 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:42:46 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:42:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:42:47 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:42:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:42:48 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:42:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:42:49 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:42:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1213 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:42:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:42:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:42:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:42:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:42:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:42:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:42:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:42:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:42:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:42:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:42:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:42:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:42:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:42:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:42:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:57 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:42:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:42:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:42:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:42:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:42:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:42:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:42:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:43:00 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:00 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:43:01 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:43:01 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:43:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:43:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:43:07 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:43:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:43:07 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:43:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:43:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:08 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:43:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:43:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:09 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:43:09 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:43:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:10 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:43:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:43:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:43:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:43:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:43:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:43:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:43:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:43:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:16 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:43:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:43:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:17 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:43:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:43:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:18 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:19 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:43:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:43:24 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:43:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:43:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:24 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:43:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:43:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:43:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:43:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:43:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:43:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:43:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:43:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:43:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:43:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:43:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:43:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:43:36 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:43:37 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:43:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:38 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:43:38 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:43:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:39 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:43:39 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:43:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:40 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:43:40 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:43:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:40 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:43:41 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:43:41 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:43:42 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:43:42 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:43:43 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:43:43 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:43:44 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:43:44 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:43:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:43:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:43:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:43:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:43:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:43:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:43:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:43:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:43:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:51 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:43:51 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:43:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:52 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:43:52 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:43:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:53 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:43:53 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:43:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:54 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:43:54 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:43:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:55 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:43:55 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:43:56 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:43:56 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:43:57 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:43:57 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:43:58 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:43:58 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:43:59 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:43:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:43:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:43:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:43:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2022 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:43:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2023 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:44:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:44:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:44:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:44:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:44:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:44:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:44:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:44:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:44:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:44:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:44:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:44:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:44:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:44:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=892 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=892 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=893 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:44:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:44:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:44:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:44:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:44:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:44:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=151 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=151 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=151 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=151 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=151 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:14 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=151 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:44:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:44:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:19 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:44:19 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:44:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:44:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:19 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:44:19 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:20 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:44:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:20 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:44:21 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:44:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:21 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:44:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:44:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:22 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:44:23 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:44:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:23 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:44:24 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:44:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:24 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:44:24 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:44:25 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:44:25 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:44:26 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:44:26 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:44:27 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:44:27 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:44:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:44:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:44:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:44:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:44:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:44:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:44:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:44:34 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:44:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:44:35 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:44:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:44:36 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:44:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:37 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:44:37 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:44:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:38 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:44:38 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:44:39 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:44:39 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:44:40 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:44:40 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:44:40 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:44:41 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1849 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1850 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:44:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:44:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:44:47 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:44:47 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:44:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:44:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:47 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:47 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:44:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:47 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:44:48 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:44:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:48 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:44:49 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:44:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:49 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:44:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:44:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:44:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:44:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:44:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:44:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:44:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:44:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:44:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:01 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:01 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:01 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:01 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:07 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:07 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:08 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:09 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:09 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=554 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:45:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:45:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:45:15 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:16 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:16 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:17 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:45:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:45:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:25 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=567 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=567 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=567 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=567 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=567 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=567 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:30 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:45:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:45:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:45:31 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:31 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:32 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:32 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:33 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:39 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:39 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:39 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:45:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:45:39 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:40 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:40 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:45:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:45:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:45:47 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:47 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:48 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:48 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:49 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:45:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:49 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:45:50 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=925 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:45:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:45:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:45:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:45:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:45:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:45:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:45:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:45:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:45:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:45:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:45:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:45:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:45:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:45:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:45:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:57 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:45:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:45:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:45:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:45:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:45:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:45:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:45:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:45:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:45:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:45:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:46:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:00 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:05 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:05 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:06 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:46:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:46:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:12 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:46:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:46:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:46:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:46:15 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:46:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:16 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=782 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:27 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:27 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:27 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:27 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:27 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:27 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:27 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:27 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:27 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:27 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:27 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:46:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:27 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:46:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:28 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:46:28 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:46:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:29 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:46:29 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=776 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=776 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:46:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:41 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:41 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:47 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:47 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:47 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:46:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:46:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:46:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:46:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:46:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:46:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:46:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:46:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:46:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:46:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:46:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:46:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:46:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:46:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:46:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:46:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:46:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=116 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:47:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:47:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:47:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:05 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:47:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:47:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:06 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:47:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:47:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:07 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:47:08 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:47:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:08 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:47:09 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=128 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:37 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 03:47:37 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 200 2024-12-05 03:47:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 03:47:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:47:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:47:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:47:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:39 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 03:47:39 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 0 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=470 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=470 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=471 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:44 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 03:47:44 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 200 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 03:47:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:45 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 03:47:46 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 0 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=465 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=465 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=465 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=465 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:47:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:47:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:47:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:47:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:47:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:47:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:47:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:47:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:47:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:47:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:47:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:47:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:47:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:47:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:48:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:48:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:48:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:48:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:48:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:48:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:48:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:48:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:48:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:48:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:48:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:48:03 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:48:03 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:48:03 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:03 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:04 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:48:04 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:48:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:04 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:48:05 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:48:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:06 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:06 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:48:07 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:48:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:07 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:48:08 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:48:08 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:48:09 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:09 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:48:10 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:48:10 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:48:11 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:48:11 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:48:12 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:12 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:12 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:48:13 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:13 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:48:14 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:48:14 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:48:15 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:48:15 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:48:16 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:48:16 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:17 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:48:17 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:48:18 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:48:18 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:48:19 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:48:19 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:19 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:20 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:48:20 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:48:21 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:48:21 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:48:22 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:48:22 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:48:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:23 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:48:23 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:48:24 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:24 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:25 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:48:25 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:48:26 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:48:26 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:48:27 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:48:27 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:27 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:28 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:48:28 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:48:29 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:48:29 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:48:30 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:48:30 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:31 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:48:31 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:48:32 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:48:32 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:48:33 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:48:33 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:48:34 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:34 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:48:34 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:35 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:48:35 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:48:36 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:48:36 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:48:37 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:48:37 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:38 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:48:39 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:48:39 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:48:40 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:48:40 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:48:41 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:41 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:48:42 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:48:42 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:48:42 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:48:43 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:48:43 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:48:44 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:44 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:45 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:48:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:48:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:48:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:48:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:48:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:48:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:48:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:48:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:48:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:48:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:48:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:48:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:48:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=226 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:48:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:48:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:48:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:48:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:48:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:48:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:48:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:48:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:57 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:57 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:48:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:58 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:48:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:48:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:48:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:48:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:49:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:49:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:49:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:49:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:49:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:49:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:49:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:49:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:49:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:12 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:49:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:49:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:17 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:49:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:49:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:49:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:18 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:49:19 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:49:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:20 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:21 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:49:21 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:49:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:22 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:22 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:23 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:49:23 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:49:24 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:24 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:49:24 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:49:25 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:25 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:25 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:49:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:49:30 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:30 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:49:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:49:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:49:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:31 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:32 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:49:32 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:49:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:33 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:33 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:34 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:49:34 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:49:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:35 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:35 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:36 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:49:36 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:49:37 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:37 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:49:37 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:49:38 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:38 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:49:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:49:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:49:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:49:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:49:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:49:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:49:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:49:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:49:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:49:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:49:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:49:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:49:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:46 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:49:46 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:47 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:49:47 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:48 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:49:48 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:49:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:49:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:49:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:49:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:49:49 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:49 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:50 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:49:50 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:49:51 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:49:51 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:51 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:52 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:49:52 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:49:53 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:49:53 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:54 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:55 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:49:55 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:49:56 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:56 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:57 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:57 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:49:58 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:49:58 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:58 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:59 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:49:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:49:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:49:59 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:50:00 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:50:00 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:50:01 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:02 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:50:02 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:50:03 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4270 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=378 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=378 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=378 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=378 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=378 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:16 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:17 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:18 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:19 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:19 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:25 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=393 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=394 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:33 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:50:33 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:34 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:50:34 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:35 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:50:35 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:50:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:36 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:50:36 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:37 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:50:37 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:38 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:50:38 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:39 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:39 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:39 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:40 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:52 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:50:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:50:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:50:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:50:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:50:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:50:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:50:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:50:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:50:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:12 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:12 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:13 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:13 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:14 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:19 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:20 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:21 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:22 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:22 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:28 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:28 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:28 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:29 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:30 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:39 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:51:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:39 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:40 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=787 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:51:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:51:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:51:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:51:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:51:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:51:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:51:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:51:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:51:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:51:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:51:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:51:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:51:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:51:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:51:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:51:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:51:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:51:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:52:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:02 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:52:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:52:07 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:07 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:52:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:52:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:52:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:08 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:08 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:09 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:09 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:10 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:10 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:11 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:11 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:12 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:12 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:13 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:14 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:14 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:52:15 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:52:16 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:17 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:52:17 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:18 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:52:18 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:19 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:52:19 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:20 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:52:20 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:21 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:52:21 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:22 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:52:22 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:23 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:52:23 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:23 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:52:24 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3705 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3706 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:52:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:52:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:52:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:52:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:52:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:52:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:31 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:52:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=348 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:52:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:52:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:52:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:52:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:52:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:52:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:52:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:52:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:52:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:52:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:52:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:52:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:52:38 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:52:39 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:52:39 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:52:40 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:52:40 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:52:41 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:52:41 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:52:41 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:52:42 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:52:42 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:52:43 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:52:43 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:52:44 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:52:44 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:52:45 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:52:45 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:52:46 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:52:46 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:52:47 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:52:47 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:52:48 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:52:48 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:52:48 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:52:49 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:52:49 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:52:50 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:52:50 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:52:51 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:52:51 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:52:52 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:52:52 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:52:53 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:52:53 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:52:54 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:52:54 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:52:55 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:52:55 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:52:56 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:52:56 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:52:56 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:52:57 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:52:57 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:52:58 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:52:58 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:52:59 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:52:59 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:53:00 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:53:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:00 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:53:01 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:53:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:53:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:53:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:53:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:53:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:53:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:53:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:53:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:53:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:53:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:53:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:53:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:53:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:53:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:53:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:53:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:53:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:53:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:53:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:53:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:53:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:53:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:53:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:53:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:53:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:53:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:53:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:53:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:53:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:53:12 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:53:13 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:53:13 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:53:14 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:53:14 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:53:15 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:53:15 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:53:16 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:53:16 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:53:17 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:53:17 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:53:18 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:53:18 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:53:19 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:53:19 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:53:20 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:53:20 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:53:20 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:53:21 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:53:21 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:53:22 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:53:22 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:53:23 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:53:23 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:53:24 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:53:24 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:53:25 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:53:25 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:53:26 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:53:26 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:53:27 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:53:27 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:53:28 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:53:28 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:53:28 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:53:29 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:53:29 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:53:30 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:53:30 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:53:31 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:53:31 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:53:32 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:53:32 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:53:33 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:53:33 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:53:34 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:53:34 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:53:35 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:53:35 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:53:36 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:53:36 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:53:36 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:53:37 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:53:37 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:53:38 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:53:38 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:53:39 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:53:39 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:53:40 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:53:40 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:53:41 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:53:41 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:53:42 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:53:42 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 03:53:43 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 03:53:43 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 03:53:43 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 03:53:44 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 03:53:44 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 03:53:45 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 03:53:45 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 03:53:46 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 03:53:46 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 03:53:47 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 03:53:47 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 03:53:48 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 03:53:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:53:48 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 03:53:49 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 03:53:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:53:49 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 03:53:50 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 03:53:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:53:50 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 03:53:51 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 03:53:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:53:51 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 03:53:52 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 03:53:52 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 03:53:52 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 03:53:53 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 03:53:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:53:53 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 03:53:54 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 03:53:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:53:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:53:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:53:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:53:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:53:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:53:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:53:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:53:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:53:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:53:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:53:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:53:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:53:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:53:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:53:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:53:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:53:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:54:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:54:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:54:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:54:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:54:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:54:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:54:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:54:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:54:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:54:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:54:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:54:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:54:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:54:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:54:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:54:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:54:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:54:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:54:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:09 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:54:09 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:54:10 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:54:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:54:11 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:54:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:54:12 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:54:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:13 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:54:13 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:54:14 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:54:14 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:54:14 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:54:15 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:54:15 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:54:16 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:16 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:17 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:54:17 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:54:18 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:54:18 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:54:19 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:54:19 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:54:20 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:54:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:54:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:54:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:54:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3454 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:54:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3454 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:54:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3454 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:54:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3454 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:54:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3454 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:54:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3454 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:54:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:54:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:54:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:54:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:54:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:54:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:54:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:54:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:54:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:54:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:54:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:54:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:54:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:54:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:54:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:54:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:54:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:27 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:54:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:54:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:28 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:54:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:28 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:54:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:29 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:54:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:29 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:54:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:54:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:30 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:54:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:31 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:54:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:31 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:54:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:32 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:54:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:32 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:54:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:33 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:54:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:33 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:54:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:34 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:54:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:34 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:54:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:34 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:54:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:35 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:54:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:35 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:54:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:36 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:54:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:36 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:54:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:37 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:54:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:37 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:54:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:38 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:54:38 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:54:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:39 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:54:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:39 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:54:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:40 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:54:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:40 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:54:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:41 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:54:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:41 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:54:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:42 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:54:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:42 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:54:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:42 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:54:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:43 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:54:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:43 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:54:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:44 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:54:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:44 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:54:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:45 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:54:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:45 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:54:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:46 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:54:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:46 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 03:54:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:47 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 03:54:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:47 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 03:54:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:48 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 03:54:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:48 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 03:54:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:54:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:54:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:49 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:49 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 03:54:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:49 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 03:54:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:50 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 03:54:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:50 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 03:54:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:51 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 03:54:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:51 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 03:54:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:52 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 03:54:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:52 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 03:54:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:53 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 03:54:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:53 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 03:54:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:54 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 03:54:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:54 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 03:54:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:55 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 03:54:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:55 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 03:54:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:56 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 03:54:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:54:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:54:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:54:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:54:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:55:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:55:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:01 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:55:01 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:55:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:55:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:02 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:02 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:55:03 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:55:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:03 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:04 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:04 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:55:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:55:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:05 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:55:06 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:06 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:55:07 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:55:07 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:55:08 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1517 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1517 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1517 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1517 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1517 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1517 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1518 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:55:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:55:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:55:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:55:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:55:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:55:15 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:55:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:16 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:16 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:55:17 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:55:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:17 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:55:18 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:55:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:55:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:55:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:55:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:24 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:55:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:55:25 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:55:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:26 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:55:27 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:55:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:27 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:55:28 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:28 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:55:29 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:55:29 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:55:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:55:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:55:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:55:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:55:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:55:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:36 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:55:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:55:37 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:55:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:38 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:55:39 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:55:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:55:40 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1053 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:55:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:55:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:55:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:55:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:55:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:55:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=594 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=594 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=594 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=595 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:55:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:55:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:55:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:55:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:55:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:55:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:55:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:55:53 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:55:53 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:55:53 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:55:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:53 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:54 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:55:54 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:55:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:55:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:55:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:55:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:55:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:55:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=603 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:01 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:01 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:01 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:01 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:02 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:02 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:07 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:07 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:07 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:08 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:08 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=317 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=317 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=317 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=318 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:56:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:56:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:56:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:56:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:23 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:56:24 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:56:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:56:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:38 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:56:38 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:56:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:39 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:56:39 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:53 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:56:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:56:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:56:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:56:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:56:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:56:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:56:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:56:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:56:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:56:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:56:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:56:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:56:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:56:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:56:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:57:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:57:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:57:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:57:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:57:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:57:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=320 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=320 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:57:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:57:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:57:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:57:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:57:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:57:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:57:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:17 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:57:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:57:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:57:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:57:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:18 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:57:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:57:24 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:57:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:57:24 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:57:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:57:25 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:57:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:25 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:57:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:57:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:57:26 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:26 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:57:27 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:57:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:57:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:57:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:57:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:57:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:33 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:57:34 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:57:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:34 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:57:35 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:57:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:35 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:57:36 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:57:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:36 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:57:36 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:57:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:37 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:57:37 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:57:38 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:57:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:57:38 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:39 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:57:39 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:57:40 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:57:40 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:57:41 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:57:41 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:57:42 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:57:42 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:57:43 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:57:43 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:57:44 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:57:44 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:57:44 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:57:45 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:57:45 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 03:57:46 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 03:57:46 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 03:57:47 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 03:57:47 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 03:57:48 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 03:57:48 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 03:57:49 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 03:57:49 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 03:57:50 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 03:57:50 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 03:57:51 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 03:57:51 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 03:57:51 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 03:57:52 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 03:57:52 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:57:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:57:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:57:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:57:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:57:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:57:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:57:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:57:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:57:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:58:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:58:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:58:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:58:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:58:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:58:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:02 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:58:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:58:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:03 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:58:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:58:04 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:58:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:58:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:05 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:58:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:58:06 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:58:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:58:07 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:58:07 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:58:08 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:58:08 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:58:09 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:58:09 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:58:10 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 03:58:10 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 03:58:10 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 03:58:11 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:58:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:58:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:58:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:58:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:58:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:58:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:58:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:58:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:58:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:58:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:58:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:58:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:58:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:58:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:58:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:58:17 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:58:17 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:58:17 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:58:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:58:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:18 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:58:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:58:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:19 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:58:19 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:58:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:20 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:58:20 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:58:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:58:21 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:58:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:58:22 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:58:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:58:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:58:23 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:58:24 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:58:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:58:25 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:58:25 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:58:26 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:58:26 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:58:27 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:58:27 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:58:28 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:58:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:58:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:58:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2484 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:58:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2484 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2484 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2484 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2484 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2484 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:58:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:58:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:58:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:58:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:58:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:58:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:58:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:58:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:58:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:58:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:58:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:58:34 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:58:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:58:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:58:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:58:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:58:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:58:36 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:58:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:37 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:58:37 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:58:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:38 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:58:38 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:58:39 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:58:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:58:39 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:40 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:58:40 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:58:41 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:58:41 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:58:42 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:58:42 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:58:43 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:58:43 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:58:44 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:58:44 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:58:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:58:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:58:44 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:58:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:58:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:58:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:58:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:58:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:58:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:58:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:58:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:58:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:58:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:58:49 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:58:49 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:58:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:58:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:58:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:58:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:58:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:58:50 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:51 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:58:51 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:58:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:52 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:58:52 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:58:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:52 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:58:53 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:58:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:53 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:58:54 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:58:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:58:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:58:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:58:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:58:54 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:58:55 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:58:55 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:58:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:58:56 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:58:56 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:58:57 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:58:57 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:58:58 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:58:58 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:58:59 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:58:59 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:59:00 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:59:00 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 03:59:00 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:59:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:59:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:59:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:59:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:59:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:59:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:59:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:59:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:59:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:59:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:59:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:59:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:59:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:59:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:59:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:59:10 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:59:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:59:11 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:59:12 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:59:12 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:59:13 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:59:13 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:59:14 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:59:14 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:59:15 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 03:59:15 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 03:59:16 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 03:59:16 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2290 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2291 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:59:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:59:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:59:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:59:27 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:59:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:59:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:59:27 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:59:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:59:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:59:27 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:28 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:59:28 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:59:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:29 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:59:29 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:59:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:30 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:59:30 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:59:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:31 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:59:31 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:59:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:31 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:59:32 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:59:32 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:59:33 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:59:33 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:59:34 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:59:34 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:59:35 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:59:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:35 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:59:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:59:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:59:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 03:59:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 03:59:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 03:59:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 03:59:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:59:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 03:59:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 03:59:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 03:59:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 03:59:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 03:59:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 03:59:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 03:59:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 03:59:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 03:59:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 03:59:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 03:59:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 03:59:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 03:59:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 03:59:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 03:59:52 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 03:59:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 03:59:53 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 03:59:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1865 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 03:59:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 03:59:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 03:59:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 03:59:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:00:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:00:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:00:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:00:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:00:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:00:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:00:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:00:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:00:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:00:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:00:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:00:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:00:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:00:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:00:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:00:08 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:00:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:09 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:00:09 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:00:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:00:10 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:00:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:00:11 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:00:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:00:12 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:00:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:00:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:00:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:00:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:00:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:00:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:00:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:00:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:00:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:00:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:00:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:00:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:00:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:00:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:00:25 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:00:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:00:26 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:00:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:27 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:00:27 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:00:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:27 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:00:28 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:00:28 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:00:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:00:29 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:00:30 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:00:30 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:00:31 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:00:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:00:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:00:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:00:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:00:41 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:00:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:00:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:00:41 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:00:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:00:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:00:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:00:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:42 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:00:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:00:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:43 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:00:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:00:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:44 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:00:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:00:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:45 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:00:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:00:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:46 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:00:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:00:47 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:00:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:00:48 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:00:48 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:00:49 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:00:49 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:00:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:00:50 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:00:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:00:51 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:00:52 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:00:52 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:00:53 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:00:53 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:00:54 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:00:54 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:00:55 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:00:55 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:00:55 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:00:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:00:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:00:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:00:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:01:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:01:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:01:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:01:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:01:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:01:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:01:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:01:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:01:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:01:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:01:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:01:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:01:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:01:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:01:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:01:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:01:10 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:01:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:01:11 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:01:12 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:01:12 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:01:13 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:01:13 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:01:14 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:01:14 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:01:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:14 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:01:19 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:01:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:01:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:01:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:01:25 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:01:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:01:25 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:01:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:01:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:01:25 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:01:26 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:01:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:01:27 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:01:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:28 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:01:28 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:01:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:29 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:01:29 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:01:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:29 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:01:30 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:01:30 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:01:31 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:01:31 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:01:32 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:01:32 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:01:33 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:01:33 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:01:34 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:01:34 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:01:35 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:01:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:01:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:01:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:01:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:01:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:01:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:01:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:01:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:01:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:01:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:01:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:01:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:01:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:01:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:01:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:01:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:01:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:01:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:01:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:01:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:01:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:01:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:01:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:01:52 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:01:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:01:53 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:01:54 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:01:54 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:01:55 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:01:55 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:01:56 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:01:56 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:01:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:01:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:01:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:01:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:01:57 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2518 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:02:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:02 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:02:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:02:07 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:02:07 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:02:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:02:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:02:07 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:02:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:02:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:02:08 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:02:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:08 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:02:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:02:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:09 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:02:09 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:02:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:10 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:02:10 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:02:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:11 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:02:11 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:02:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:12 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:02:12 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:02:13 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:02:13 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:02:14 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:02:14 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:02:15 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:02:15 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:02:16 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:02:16 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:02:16 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:02:17 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:02:17 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:02:18 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:02:18 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:02:19 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:02:19 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:02:20 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:02:20 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:02:21 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:02:21 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:02:22 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:02:22 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:02:23 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:02:23 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:02:24 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:02:24 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:02:24 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:02:25 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:02:25 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:02:26 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:02:26 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:02:27 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:02:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4471 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4471 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4471 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4472 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:02:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:02:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:02:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:02:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:02:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:02:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:02:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:02:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:02:38 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:02:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:02:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:02:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:40 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:02:40 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:02:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:41 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:02:41 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:02:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:41 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:02:42 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:02:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:42 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:02:43 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:02:43 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:02:44 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:02:44 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:02:45 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:02:45 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:02:46 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:02:46 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:02:47 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:02:47 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:02:48 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:48 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:02:53 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:02:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:02:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:02:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:02:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:02:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:02:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:02:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:02:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:02:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:02:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:02:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:02:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:02:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:02:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:02:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:03:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:03:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:03:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:03:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:03:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:03:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:02 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:03:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:03:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:03 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:03:04 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:03:04 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:03:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:03:05 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:03:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:03:06 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:03:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:03:07 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:03:07 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:03:08 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:03:08 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:03:09 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:03:09 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:03:10 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:03:10 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2726 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:03:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:03:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:03:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:03:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:03:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:03:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:03:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:03:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:03:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:03:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:03:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:03:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:22 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:03:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:03:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:23 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:03:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:03:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:24 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:03:24 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:03:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:25 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:03:25 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:03:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:26 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:03:26 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:03:27 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:03:27 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:03:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:03:28 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:03:28 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:03:29 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:03:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:03:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:03:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:03:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:03:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:03:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:03:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:03:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:03:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:03:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:03:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:03:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:41 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:03:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:03:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:42 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:03:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:03:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:03:43 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:03:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:03:44 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:03:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:44 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:03:45 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:03:45 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:03:46 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:03:46 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:03:47 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:03:47 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:03:48 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:03:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:48 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1867 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:03:53 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:03:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:03:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:03:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:03:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:03:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:03:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:03:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:03:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:03:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:03:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:03:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:03:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:03:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:04:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:04:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:04:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:04:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:04:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:04:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:02 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:04:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:03 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:04:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:04:04 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:04:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:04:05 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:04:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:04:06 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:04:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:04:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:04:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:04:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:04:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:04:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:04:17 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:04:17 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:04:17 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:04:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:04:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:04:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:18 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:04:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:04:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:19 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:04:19 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:04:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:20 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:04:20 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:04:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:21 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:04:21 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:04:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:22 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:04:22 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:04:23 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:04:23 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:04:24 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:04:24 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:04:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:04:25 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:04:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:25 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:04:30 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:04:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:04:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:04:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:04:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:04:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:04:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:04:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:04:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:04:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:04:36 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:04:37 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:04:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:38 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:04:38 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:04:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:04:39 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:04:40 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:04:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:40 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:04:41 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:04:41 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:04:42 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:04:42 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:04:43 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:04:43 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:04:44 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:04:44 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:04:45 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:04:45 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:04:46 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:04:46 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:04:46 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:04:47 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:04:47 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:04:48 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:04:48 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:04:49 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:04:49 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:04:50 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:04:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:04:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:04:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:05:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:05:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:05:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:05:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:05:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:05:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:01 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:05:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:05:02 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:05:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:02 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:05:03 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:05:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:03 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:05:04 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:05:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:04 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:05:05 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:05:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:05 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:05:05 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:05:06 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:05:06 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:05:07 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:05:07 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:05:08 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:05:08 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:05:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:05:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:05:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:05:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:05:19 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:05:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:05:19 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:05:19 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:05:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:05:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:05:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:20 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:05:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:05:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:21 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:05:21 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:05:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:22 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:05:22 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:05:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:23 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:05:23 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:05:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:24 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:05:24 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:05:25 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:05:25 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:05:26 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:05:26 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:05:26 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:05:27 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:05:27 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:05:28 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:05:28 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:05:29 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:05:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:05:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:05:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:05:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:05:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:05:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:05:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:05:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:05:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:05:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:05:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:41 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:05:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:05:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:05:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:05:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:05:43 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:05:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:05:44 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:05:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:44 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:05:45 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:05:45 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:05:46 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:05:46 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:05:47 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:05:47 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:05:48 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:05:48 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:05:49 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:05:49 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:05:49 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:05:50 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:05:50 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:05:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2513 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:05:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:05:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:05:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:05:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:06:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:06:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:01 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:06:01 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:06:01 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:06:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:06:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:06:01 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:06:02 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:06:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:02 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:06:03 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:06:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:03 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:06:04 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:06:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:04 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:06:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:06:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:05 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:06:06 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:06:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:06 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:06:06 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:06:07 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:06:07 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:06:08 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:06:08 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:06:09 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:06:09 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:06:10 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:06:10 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:06:11 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:06:11 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2279 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:06:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:06:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:06:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:06:22 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:06:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:06:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:06:22 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:06:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:06:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:06:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:23 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:06:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:06:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:24 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:06:24 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:06:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:25 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:06:25 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:06:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:26 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:06:26 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:06:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:27 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:06:27 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:06:28 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:06:28 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:06:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:06:29 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:06:29 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:06:30 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:06:30 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:06:31 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:06:31 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:06:32 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:06:32 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:06:33 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:06:33 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:06:34 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2727 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:06:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:06:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:06:39 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:06:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:06:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:06:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:06:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:06:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:06:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:40 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:06:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:06:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:06:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:06:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:06:43 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:06:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:06:44 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:06:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:44 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:06:45 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:06:45 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:06:46 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:06:46 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:06:47 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:06:47 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:06:47 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:06:48 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:06:48 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:06:49 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:06:49 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:06:50 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:06:50 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:06:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:06:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:06:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:06:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:06:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:06:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:06:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:06:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:06:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:06:57 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:06:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:57 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:06:58 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:06:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:58 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:06:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:06:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:06:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:06:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:06:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:06:59 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:06:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:07:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:00 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:07:00 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:07:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:01 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:07:01 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:07:02 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:07:02 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:07:03 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:07:03 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:07:04 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:07:04 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:07:05 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:07:05 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:07:06 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:07:06 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:07:06 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:07:07 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:07:07 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:07:08 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:07:08 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:07:09 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:07:09 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:07:10 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:07:10 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:07:11 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:07:11 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:07:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:07:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:07:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:07:17 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:07:17 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:07:17 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:07:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:07:22 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:07:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:07:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:22 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:23 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:07:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:07:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:07:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:07:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:07:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:07:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:07:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:07:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:07:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:07:32 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:07:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:07:33 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:34 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:07:35 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:07:35 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:07:36 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:07:36 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:07:37 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:07:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:07:38 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:07:38 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:07:39 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:07:39 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:39 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:07:40 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:07:40 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:07:41 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:07:41 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:07:42 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:07:42 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:07:43 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:07:43 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:07:44 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:07:44 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:45 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:07:45 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:07:46 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:07:46 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:07:46 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:07:47 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:07:47 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:07:48 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:07:48 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:07:49 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:07:49 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:07:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:07:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:07:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:07:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:07:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:07:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:07:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:07:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:07:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:07:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:07:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:07:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:07:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:07:55 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:07:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:56 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:07:56 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:07:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:07:57 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:07:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:07:58 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:07:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:07:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:07:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:07:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:07:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:07:59 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:00 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:00 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:01 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:08:01 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:08:02 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:08:02 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:08:02 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:08:03 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:08:03 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:08:04 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:08:04 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:08:05 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:05 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:08:06 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:08:06 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:08:07 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:08:07 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:08:08 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:08:08 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:08:09 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:08:09 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:08:10 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:08:10 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:10 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:08:11 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:08:11 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:08:12 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:08:12 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:08:13 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:08:13 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:08:14 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:08:14 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:08:15 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:08:15 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:08:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:08:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:08:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:08:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:08:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:08:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:08:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:08:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:08:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:08:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:08:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:08:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:08:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:08:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:08:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:08:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:08:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:22 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:08:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:08:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:23 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:08:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:08:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:24 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:08:24 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:08:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:25 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:08:25 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:08:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:26 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:26 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:08:26 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:08:27 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:08:27 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:08:28 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:08:28 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:08:29 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:08:29 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:08:30 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:08:30 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:08:31 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:31 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:08:32 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:08:32 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:08:33 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:08:33 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:08:34 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:08:34 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:08:34 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:08:35 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:08:35 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:08:36 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:36 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:08:37 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:08:37 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:08:38 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:08:38 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:08:39 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:08:39 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:08:40 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:08:40 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:08:41 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:08:41 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:08:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:08:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:08:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:41 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4519 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:08:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:08:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:08:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:08:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:08:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:08:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:08:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:08:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:08:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:08:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:08:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:08:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:08:47 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:08:47 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:08:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:47 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:47 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:48 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:08:48 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:08:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:49 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:08:49 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:08:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:50 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:08:50 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:08:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:50 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:08:51 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:08:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:08:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:08:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:08:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:08:51 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:52 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:08:52 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:08:53 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:08:53 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:08:54 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:08:54 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:08:55 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:08:55 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:08:56 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:08:56 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:08:57 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:08:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:08:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:08:57 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:08:57 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:08:58 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:08:58 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:08:59 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:08:59 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:09:00 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:09:00 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:09:01 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:09:01 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:09:02 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:02 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:09:03 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:09:03 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:09:04 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:09:04 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:09:05 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:09:05 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:09:05 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:09:06 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:09:06 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:09:07 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:09:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:09:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:09:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4520 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:09:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:09:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:09:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:09:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:09:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:09:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:09:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:09:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:09:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:09:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:09:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:12 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:09:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:09:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:09:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:13 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:09:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:14 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:09:15 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:09:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:09:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:09:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:09:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=633 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=633 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=633 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:09:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:09:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:09:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:09:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:09:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:09:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:09:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:09:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:09:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:09:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:09:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:09:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:09:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:09:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:09:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:09:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:09:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:09:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:09:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:23 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:09:24 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:09:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:24 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:09:25 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:09:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:09:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:09:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:09:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:09:25 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:09:26 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:09:26 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:09:27 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:09:27 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:09:28 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:09:28 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:09:28 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:09:29 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:09:29 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:09:30 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:09:30 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:09:31 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:09:31 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:09:32 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:09:32 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:09:33 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:09:33 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:09:34 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:09:34 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:09:35 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:09:35 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:09:35 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:09:36 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:09:36 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:09:37 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:09:37 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:09:38 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:09:38 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:09:39 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:09:39 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:09:40 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:09:40 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:09:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:09:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:09:41 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:09:41 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:09:42 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:09:42 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:09:43 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:09:43 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:09:43 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:09:44 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:09:44 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:09:45 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:09:45 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:09:46 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:09:46 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:09:47 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:09:47 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:09:48 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:09:48 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:09:49 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:09:49 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:09:50 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:09:50 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:09:51 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:09:51 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:09:51 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:09:52 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:09:52 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:09:53 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:09:53 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:09:54 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:09:54 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:09:55 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:09:55 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:09:56 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:09:56 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:09:57 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:09:57 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:09:58 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:09:58 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:09:58 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:09:59 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:09:59 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:10:00 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:10:00 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:01 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:10:01 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:10:02 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:10:02 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:10:03 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:10:03 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:10:04 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:10:04 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:10:05 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:10:05 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:10:06 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:10:06 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:10:06 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:10:07 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:10:07 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 04:10:08 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 04:10:08 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 04:10:09 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 04:10:09 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 04:10:10 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 04:10:10 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 04:10:11 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 04:10:11 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 04:10:12 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 04:10:12 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 04:10:13 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 04:10:13 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 04:10:14 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 04:10:14 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 04:10:14 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 04:10:15 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 04:10:15 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 04:10:16 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 04:10:16 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 04:10:17 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 04:10:17 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 04:10:18 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 04:10:18 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 04:10:19 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 04:10:19 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 04:10:20 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 04:10:20 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 04:10:21 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:21 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 04:10:21 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 04:10:22 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 04:10:22 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 04:10:23 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 04:10:23 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 04:10:24 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 04:10:24 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 04:10:25 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 04:10:25 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 04:10:26 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 04:10:26 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 04:10:27 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 04:10:27 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 04:10:28 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 04:10:28 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 04:10:29 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 04:10:29 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 04:10:29 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 04:10:30 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 04:10:30 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 04:10:31 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 04:10:31 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 04:10:32 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 04:10:32 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 04:10:33 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 04:10:33 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 04:10:34 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 04:10:34 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 04:10:35 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 04:10:35 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 04:10:36 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 04:10:36 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 04:10:37 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 04:10:37 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 04:10:37 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 04:10:38 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 04:10:38 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 04:10:39 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 04:10:39 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 04:10:40 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 04:10:40 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 04:10:41 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:10:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:10:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:10:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:10:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:10:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:10:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:10:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:10:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:10:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:10:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:10:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:10:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:10:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:10:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:10:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:10:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:10:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:10:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:10:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:52 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:53 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:10:54 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:10:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:10:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:10:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:10:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:10:54 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:10:55 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:10:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:10:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:10:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:10:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:10:55 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:10:56 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:10:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:10:56 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:10:57 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:10:57 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:10:57 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:10:58 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:10:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:10:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:10:58 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:10:59 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:10:59 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:11:00 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:11:00 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:11:01 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:01 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:11:02 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:11:02 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:11:03 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:11:03 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:04 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:11:04 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:11:05 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:11:05 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:11:05 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:11:06 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:06 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:11:07 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:11:07 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:11:08 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:11:08 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:11:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:11:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:11:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:11:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:11:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:11:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:11:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:11:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:11:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:15 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:11:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:11:16 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:11:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:16 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:11:17 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:17 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:17 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:18 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:11:18 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:11:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:19 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:11:19 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:11:20 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:11:20 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:21 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:11:21 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:11:22 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:11:22 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:11:23 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:11:23 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:11:24 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:24 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:11:25 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:11:25 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:11:26 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:11:26 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:11:27 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:11:27 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2912 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:11:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:11:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:11:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:11:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:11:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:11:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:11:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:11:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:11:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:11:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:11:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:11:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:11:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:34 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:11:35 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:11:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:11:36 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:11:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:37 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:37 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:38 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:11:38 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:11:39 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:11:39 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:11:39 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:11:40 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1657 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:11:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:11:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:11:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:11:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:11:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:11:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:11:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:11:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:11:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:11:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:11:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:11:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:11:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:11:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:47 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:11:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:11:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:11:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:11:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:11:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:11:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:11:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:11:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:11:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:11:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:11:53 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:11:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:11:54 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:11:54 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:11:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:55 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:11:55 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:11:56 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:11:56 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:11:56 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:11:57 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:11:57 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:11:58 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:11:58 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:11:59 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:11:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:11:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:11:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:11:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:11:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3052 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:12:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:12:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:12:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:12:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:12:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:12:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:12:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:08 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:12:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:12:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:09 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:09 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:10 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:12:10 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:12:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (MS@172.18.142.22:6700) RX TRXD message (fn=1397 tn=6 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:12:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:12:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:12:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:12:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:12:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:12:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:12:19 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:12:20 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:12:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:12:21 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:12:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:12:22 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:12:23 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:12:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:12:24 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:12:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:12:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:12:25 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:25 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:12:26 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:12:26 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:12:27 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:12:27 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:12:28 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:12:28 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:12:29 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2782 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2783 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2784 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2785 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2786 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2787 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:29 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2788 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:12:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:12:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:12:34 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:35 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:36 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=532 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:12:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:12:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:12:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:12:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:12:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:12:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:12:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:12:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:12:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:12:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:12:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:12:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:12:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:12:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:12:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:12:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:12:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:12:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:12:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:12:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:12:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:12:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:12:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:12:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:12:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:12:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:12:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:12:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:12:47 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:12:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:12:48 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:12:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:12:49 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:12:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:12:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:12:51 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:12:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:12:52 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:12:52 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:12:53 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:12:53 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:12:54 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:12:54 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:12:55 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:12:55 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:12:55 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:12:56 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:12:56 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:12:57 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:12:57 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:12:58 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:12:58 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:12:59 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:12:59 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:13:00 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:13:00 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:13:01 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:13:01 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:13:02 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:13:02 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:13:03 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:13:03 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:13:03 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:13:04 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:13:04 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:13:05 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:13:05 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:13:06 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:13:06 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:13:07 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:13:07 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:13:08 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:13:08 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:13:09 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:13:09 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:13:10 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:13:10 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:13:11 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:13:11 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:13:11 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:13:12 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:13:12 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:13:13 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:13:13 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:13:14 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:13:14 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:13:15 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:13:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:13:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:13:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:13:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:15 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:13:16 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:13:16 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:13:17 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:13:17 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:13:18 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:13:18 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:13:18 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:13:19 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:13:19 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:13:20 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:13:20 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:13:21 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:13:21 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:13:22 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:13:22 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:13:23 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:13:23 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:13:24 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:13:24 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:13:25 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:13:25 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:13:26 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:13:26 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:13:26 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:13:27 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:13:27 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:13:28 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:13:28 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:13:29 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 04:13:29 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 04:13:30 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 04:13:30 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 04:13:31 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 04:13:31 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 04:13:32 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 04:13:32 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 04:13:33 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 04:13:33 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 04:13:34 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 04:13:34 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 04:13:34 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 04:13:35 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 04:13:35 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 04:13:36 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 04:13:36 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 04:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 04:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 04:13:38 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 04:13:38 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 04:13:39 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 04:13:39 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 04:13:40 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 04:13:40 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 04:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 04:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 04:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 04:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 04:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 04:13:43 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 04:13:43 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 04:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 04:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 04:13:45 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 04:13:45 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 04:13:46 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 04:13:46 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 04:13:47 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 04:13:47 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 04:13:48 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 04:13:48 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:13:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:13:49 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 04:13:49 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 04:13:49 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 04:13:50 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 04:13:50 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 04:13:51 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 04:13:51 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 04:13:52 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 04:13:52 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 04:13:53 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 04:13:53 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 04:13:54 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 04:13:54 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 04:13:55 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 04:13:55 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 04:13:56 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 04:13:56 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 04:13:56 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 04:13:57 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 04:13:57 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 04:13:58 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 04:13:58 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 04:13:59 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 04:13:59 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 04:14:00 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 04:14:00 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 04:14:01 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 04:14:01 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 04:14:02 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 04:14:02 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 04:14:03 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 04:14:03 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 04:14:04 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 04:14:04 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 04:14:04 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 04:14:05 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 04:14:05 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 04:14:06 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 04:14:06 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 04:14:07 [DEBUG] clck_gen.py:102 IND CLOCK 18564 2024-12-05 04:14:07 [DEBUG] clck_gen.py:102 IND CLOCK 18666 2024-12-05 04:14:08 [DEBUG] clck_gen.py:102 IND CLOCK 18768 2024-12-05 04:14:08 [DEBUG] clck_gen.py:102 IND CLOCK 18870 2024-12-05 04:14:09 [DEBUG] clck_gen.py:102 IND CLOCK 18972 2024-12-05 04:14:09 [DEBUG] clck_gen.py:102 IND CLOCK 19074 2024-12-05 04:14:10 [DEBUG] clck_gen.py:102 IND CLOCK 19176 2024-12-05 04:14:10 [DEBUG] clck_gen.py:102 IND CLOCK 19278 2024-12-05 04:14:11 [DEBUG] clck_gen.py:102 IND CLOCK 19380 2024-12-05 04:14:11 [DEBUG] clck_gen.py:102 IND CLOCK 19482 2024-12-05 04:14:12 [DEBUG] clck_gen.py:102 IND CLOCK 19584 2024-12-05 04:14:12 [DEBUG] clck_gen.py:102 IND CLOCK 19686 2024-12-05 04:14:12 [DEBUG] clck_gen.py:102 IND CLOCK 19788 2024-12-05 04:14:13 [DEBUG] clck_gen.py:102 IND CLOCK 19890 2024-12-05 04:14:13 [DEBUG] clck_gen.py:102 IND CLOCK 19992 2024-12-05 04:14:14 [DEBUG] clck_gen.py:102 IND CLOCK 20094 2024-12-05 04:14:14 [DEBUG] clck_gen.py:102 IND CLOCK 20196 2024-12-05 04:14:15 [DEBUG] clck_gen.py:102 IND CLOCK 20298 2024-12-05 04:14:15 [DEBUG] clck_gen.py:102 IND CLOCK 20400 2024-12-05 04:14:16 [DEBUG] clck_gen.py:102 IND CLOCK 20502 2024-12-05 04:14:16 [DEBUG] clck_gen.py:102 IND CLOCK 20604 2024-12-05 04:14:17 [DEBUG] clck_gen.py:102 IND CLOCK 20706 2024-12-05 04:14:17 [DEBUG] clck_gen.py:102 IND CLOCK 20808 2024-12-05 04:14:18 [DEBUG] clck_gen.py:102 IND CLOCK 20910 2024-12-05 04:14:18 [DEBUG] clck_gen.py:102 IND CLOCK 21012 2024-12-05 04:14:19 [DEBUG] clck_gen.py:102 IND CLOCK 21114 2024-12-05 04:14:19 [DEBUG] clck_gen.py:102 IND CLOCK 21216 2024-12-05 04:14:19 [DEBUG] clck_gen.py:102 IND CLOCK 21318 2024-12-05 04:14:20 [DEBUG] clck_gen.py:102 IND CLOCK 21420 2024-12-05 04:14:20 [DEBUG] clck_gen.py:102 IND CLOCK 21522 2024-12-05 04:14:21 [DEBUG] clck_gen.py:102 IND CLOCK 21624 2024-12-05 04:14:21 [DEBUG] clck_gen.py:102 IND CLOCK 21726 2024-12-05 04:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 21828 2024-12-05 04:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 21930 2024-12-05 04:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 22032 2024-12-05 04:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 22134 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:14:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:14:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:14:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:14:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:14:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:14:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:14:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:14:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:14:24 [DEBUG] clck_gen.py:102 IND CLOCK 22236 2024-12-05 04:14:24 [DEBUG] clck_gen.py:102 IND CLOCK 22338 2024-12-05 04:14:25 [DEBUG] clck_gen.py:102 IND CLOCK 22440 2024-12-05 04:14:25 [DEBUG] clck_gen.py:102 IND CLOCK 22542 2024-12-05 04:14:26 [DEBUG] clck_gen.py:102 IND CLOCK 22644 2024-12-05 04:14:26 [DEBUG] clck_gen.py:102 IND CLOCK 22746 2024-12-05 04:14:27 [DEBUG] clck_gen.py:102 IND CLOCK 22848 2024-12-05 04:14:27 [DEBUG] clck_gen.py:102 IND CLOCK 22950 2024-12-05 04:14:27 [DEBUG] clck_gen.py:102 IND CLOCK 23052 2024-12-05 04:14:28 [DEBUG] clck_gen.py:102 IND CLOCK 23154 2024-12-05 04:14:28 [DEBUG] clck_gen.py:102 IND CLOCK 23256 2024-12-05 04:14:29 [DEBUG] clck_gen.py:102 IND CLOCK 23358 2024-12-05 04:14:29 [DEBUG] clck_gen.py:102 IND CLOCK 23460 2024-12-05 04:14:30 [DEBUG] clck_gen.py:102 IND CLOCK 23562 2024-12-05 04:14:30 [DEBUG] clck_gen.py:102 IND CLOCK 23664 2024-12-05 04:14:31 [DEBUG] clck_gen.py:102 IND CLOCK 23766 2024-12-05 04:14:31 [DEBUG] clck_gen.py:102 IND CLOCK 23868 2024-12-05 04:14:32 [DEBUG] clck_gen.py:102 IND CLOCK 23970 2024-12-05 04:14:32 [DEBUG] clck_gen.py:102 IND CLOCK 24072 2024-12-05 04:14:33 [DEBUG] clck_gen.py:102 IND CLOCK 24174 2024-12-05 04:14:33 [DEBUG] clck_gen.py:102 IND CLOCK 24276 2024-12-05 04:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 24378 2024-12-05 04:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 24480 2024-12-05 04:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 24582 2024-12-05 04:14:35 [DEBUG] clck_gen.py:102 IND CLOCK 24684 2024-12-05 04:14:35 [DEBUG] clck_gen.py:102 IND CLOCK 24786 2024-12-05 04:14:36 [DEBUG] clck_gen.py:102 IND CLOCK 24888 2024-12-05 04:14:36 [DEBUG] clck_gen.py:102 IND CLOCK 24990 2024-12-05 04:14:37 [DEBUG] clck_gen.py:102 IND CLOCK 25092 2024-12-05 04:14:37 [DEBUG] clck_gen.py:102 IND CLOCK 25194 2024-12-05 04:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 25296 2024-12-05 04:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 25398 2024-12-05 04:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 25500 2024-12-05 04:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 25602 2024-12-05 04:14:40 [DEBUG] clck_gen.py:102 IND CLOCK 25704 2024-12-05 04:14:40 [DEBUG] clck_gen.py:102 IND CLOCK 25806 2024-12-05 04:14:41 [DEBUG] clck_gen.py:102 IND CLOCK 25908 2024-12-05 04:14:41 [DEBUG] clck_gen.py:102 IND CLOCK 26010 2024-12-05 04:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 26112 2024-12-05 04:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 26214 2024-12-05 04:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 26316 2024-12-05 04:14:43 [DEBUG] clck_gen.py:102 IND CLOCK 26418 2024-12-05 04:14:43 [DEBUG] clck_gen.py:102 IND CLOCK 26520 2024-12-05 04:14:44 [DEBUG] clck_gen.py:102 IND CLOCK 26622 2024-12-05 04:14:44 [DEBUG] clck_gen.py:102 IND CLOCK 26724 2024-12-05 04:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 26826 2024-12-05 04:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 26928 2024-12-05 04:14:46 [DEBUG] clck_gen.py:102 IND CLOCK 27030 2024-12-05 04:14:46 [DEBUG] clck_gen.py:102 IND CLOCK 27132 2024-12-05 04:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 27234 2024-12-05 04:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 27336 2024-12-05 04:14:48 [DEBUG] clck_gen.py:102 IND CLOCK 27438 2024-12-05 04:14:48 [DEBUG] clck_gen.py:102 IND CLOCK 27540 2024-12-05 04:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 27642 2024-12-05 04:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 27744 2024-12-05 04:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 27846 2024-12-05 04:14:50 [DEBUG] clck_gen.py:102 IND CLOCK 27948 2024-12-05 04:14:50 [DEBUG] clck_gen.py:102 IND CLOCK 28050 2024-12-05 04:14:51 [DEBUG] clck_gen.py:102 IND CLOCK 28152 2024-12-05 04:14:51 [DEBUG] clck_gen.py:102 IND CLOCK 28254 2024-12-05 04:14:52 [DEBUG] clck_gen.py:102 IND CLOCK 28356 2024-12-05 04:14:52 [DEBUG] clck_gen.py:102 IND CLOCK 28458 2024-12-05 04:14:53 [DEBUG] clck_gen.py:102 IND CLOCK 28560 2024-12-05 04:14:53 [DEBUG] clck_gen.py:102 IND CLOCK 28662 2024-12-05 04:14:54 [DEBUG] clck_gen.py:102 IND CLOCK 28764 2024-12-05 04:14:54 [DEBUG] clck_gen.py:102 IND CLOCK 28866 2024-12-05 04:14:55 [DEBUG] clck_gen.py:102 IND CLOCK 28968 2024-12-05 04:14:55 [DEBUG] clck_gen.py:102 IND CLOCK 29070 2024-12-05 04:14:56 [DEBUG] clck_gen.py:102 IND CLOCK 29172 2024-12-05 04:14:56 [DEBUG] clck_gen.py:102 IND CLOCK 29274 2024-12-05 04:14:57 [DEBUG] clck_gen.py:102 IND CLOCK 29376 2024-12-05 04:14:57 [DEBUG] clck_gen.py:102 IND CLOCK 29478 2024-12-05 04:14:57 [DEBUG] clck_gen.py:102 IND CLOCK 29580 2024-12-05 04:14:58 [DEBUG] clck_gen.py:102 IND CLOCK 29682 2024-12-05 04:14:58 [DEBUG] clck_gen.py:102 IND CLOCK 29784 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:14:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:14:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:14:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:14:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:15:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:15:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:15:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:15:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:15:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:15:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:15:04 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:15:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:15:09 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:15:09 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:15:09 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:15:09 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:15:09 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:15:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:15:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:15:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:09 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:15:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:15:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:12 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:15:12 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:13 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:13 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:15:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:14 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:15:14 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:15:15 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:15:15 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:15:18 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:15:18 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:15:19 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:15:19 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:15:19 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:15:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:15:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:15:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:15:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:15:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:15:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:15:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:15:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:15:25 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:15:25 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:15:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:15:27 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:15:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:15:28 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:15:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:28 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:15:29 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:15:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:29 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:15:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:15:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:15:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:15:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:15:32 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:15:32 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:15:34 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:15:34 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:15:35 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:15:35 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:15:36 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:15:36 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:15:39 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:15:39 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:15:40 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:15:40 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:15:42 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:15:42 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:15:43 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:15:43 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:15:44 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:15:44 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:15:45 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:15:45 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:15:45 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:15:46 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:15:46 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:15:47 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:15:47 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:15:48 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:15:48 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:15:49 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:15:49 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:15:50 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:15:50 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:15:51 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:15:51 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:15:52 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:15:52 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:15:53 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:15:53 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:15:53 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:15:54 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:15:54 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:15:55 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:15:55 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:15:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:15:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:15:56 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:15:56 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:15:57 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:15:57 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:15:58 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:15:58 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:15:59 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:15:59 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:16:02 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:16:02 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:16:03 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:16:03 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:16:04 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:16:04 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:16:05 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:16:05 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:16:06 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:16:06 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:16:07 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:16:07 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:16:09 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:16:09 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:16:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:16:10 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:10 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:16:11 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:16:11 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:16:12 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:16:12 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 04:16:13 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 04:16:13 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 04:16:14 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 04:16:14 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 04:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 04:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 04:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 04:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 04:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 04:16:17 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 04:16:17 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 04:16:18 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 04:16:18 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 04:16:19 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 04:16:19 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 04:16:20 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 04:16:20 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 04:16:21 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 04:16:21 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 04:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 04:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 04:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 04:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 04:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 04:16:24 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:16:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:16:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:16:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12940 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12940 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12940 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12940 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12940 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12940 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=12941 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:16:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:16:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:16:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:16:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:16:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:16:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:16:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:16:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:16:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:16:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:16:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:16:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:16:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:16:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:16:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:16:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:16:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:16:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:16:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:16:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:16:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:16:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:16:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:16:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:16:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:16:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:16:36 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:16:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:16:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:16:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:16:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:16:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:16:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:16:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:16:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:16:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:16:38 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:16:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:16:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:16:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:16:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:16:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:16:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:16:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:16:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:16:40 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:16:40 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:16:41 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:16:41 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:16:43 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:16:43 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:16:44 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:16:44 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:16:45 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:16:45 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:16:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:16:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:46 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:16:46 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:16:47 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:16:47 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:16:48 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:16:48 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:16:51 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:16:51 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:16:52 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:16:52 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:16:53 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:16:53 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:16:55 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:16:55 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:16:56 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:16:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:16:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:16:56 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:16:59 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:16:59 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:17:00 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:17:00 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:17:02 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:17:02 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:17:03 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:03 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:17:04 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:17:04 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:17:07 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:17:07 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:17:08 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:17:08 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:10 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:17:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:17:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:17:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:17:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:17:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:17 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:17:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:17:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:17:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:17:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:17:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:24 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:17:25 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:17:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:17:26 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:17:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:17:27 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:27 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:17:28 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:17:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:28 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:17:30 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:30 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:17:32 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:17:32 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:17:33 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:17:33 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:17:34 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:34 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:17:35 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:17:35 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3184 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:17:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:17:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:17:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:17:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:17:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=837 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:17:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:17:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:17:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:17:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:17:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:17:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:17:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:17:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:17:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:17:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:17:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:17:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:54 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:17:54 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:55 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:55 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:17:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:56 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:17:56 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:17:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:17:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:17:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:17:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:17:57 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:17:57 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:17:58 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:17:58 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:17:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:17:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:18:00 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:18:00 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:18:02 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:18:02 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:18:03 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:18:03 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:18:04 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:18:04 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:18:05 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:18:05 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:18:06 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:18:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:06 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:18:07 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:18:07 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:18:07 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:18:08 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:18:08 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:18:09 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:18:09 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:18:10 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:18:10 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:18:11 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:18:11 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:18:13 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4612 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:18:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:18:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:18:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:18:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:18:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:18:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:18:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:18:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:18:21 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:18:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:21 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:18:22 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:18:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:22 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:18:22 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:18:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:23 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:18:23 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:18:24 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:18:24 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:18:26 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:18:26 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:18:27 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:18:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:27 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:18:28 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:18:28 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:18:29 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:18:29 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:18:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:18:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2980 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2980 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2980 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2980 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2980 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2980 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:18:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:18:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:18:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:18:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:18:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:18:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:18:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:18:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:18:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:18:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=423 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:18:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:18:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:18:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:18:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:18:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:18:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:18:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:18:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:18:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:18:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:18:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:18:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:18:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:18:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:18:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:18:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:18:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:18:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:18:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=412 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:18:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=412 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=412 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:18:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=412 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=408 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:12 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:12 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:19 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:19 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=417 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=152 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=153 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=148 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=148 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=148 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:19:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:19:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:19:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:19:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:19:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:19:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:19:54 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:19:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:19:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:19:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:19:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:19:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:19:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=177 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=177 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=177 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:19:55 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=177 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:20:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:20:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:20:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:00 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:05 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:05 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:20:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:20:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:20:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:06 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:20:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:20:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:20:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:20:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:20:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:20:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:20:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:15 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:20:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:20:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:20:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:20:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:22 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:20:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:20:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:23 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:20:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:20:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:24 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:20:24 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:20:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:25 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:20:25 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:20:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:20:27 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:20:27 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:20:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:20:28 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:20:29 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:20:29 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:20:30 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:20:30 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:20:31 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:20:31 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:20:31 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:20:32 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:20:32 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:20:33 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:20:33 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:20:34 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:20:34 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:20:35 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:20:35 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:20:36 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:20:36 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:20:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:20:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:20:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:20:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:42 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=195 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=195 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=195 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=195 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=195 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=195 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:47 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:47 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:20:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:20:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:20:49 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:20:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:20:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:20:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=575 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:20:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:20:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:20:55 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:20:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:21:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:21:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:21:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:21:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:21:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:00 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:21:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:21:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:21:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:21:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:21:05 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:21:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:21:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:21:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:21:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:21:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:21:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:21:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:21:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:21:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:21:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:21:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:21:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:21:13 [INFO] transceiver.py:125 Init transceiver 'BTS@172.18.142.20:5700' 2024-12-05 04:21:13 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5702 <-> R:172.18.142.20:5802) 2024-12-05 04:21:13 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5701 <-> R:172.18.142.20:5801) 2024-12-05 04:21:13 [INFO] transceiver.py:125 Init transceiver 'MS@172.18.142.22:6700' 2024-12-05 04:21:13 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:6702 <-> R:172.18.142.22:6802) 2024-12-05 04:21:13 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:6701 <-> R:172.18.142.22:6801) 2024-12-05 04:21:13 [INFO] transceiver.py:125 Init transceiver 'TRX1@172.18.142.20:5700/1' 2024-12-05 04:21:13 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5704 <-> R:172.18.142.20:5804) 2024-12-05 04:21:13 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5703 <-> R:172.18.142.20:5803) 2024-12-05 04:21:13 [INFO] transceiver.py:125 Init transceiver 'TRX2@172.18.142.20:5700/2' 2024-12-05 04:21:13 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5706 <-> R:172.18.142.20:5806) 2024-12-05 04:21:13 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5705 <-> R:172.18.142.20:5805) 2024-12-05 04:21:13 [INFO] transceiver.py:125 Init transceiver 'TRX3@172.18.142.20:5700/3' 2024-12-05 04:21:13 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5708 <-> R:172.18.142.20:5808) 2024-12-05 04:21:13 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5707 <-> R:172.18.142.20:5807) 2024-12-05 04:21:13 [INFO] fake_trx.py:423 Init complete 2024-12-05 04:21:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:21:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:21:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:22:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:22:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:22:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:22:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:22:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 0 -> 1 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:22:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 0 -> 1 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:22:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 0 -> 1 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:22:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 0 -> 1 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:22:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:22:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:55 [INFO] transceiver.py:125 Init transceiver 'BTS@172.18.142.20:5700' 2024-12-05 04:22:55 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5702 <-> R:172.18.142.20:5802) 2024-12-05 04:22:55 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5701 <-> R:172.18.142.20:5801) 2024-12-05 04:22:55 [INFO] transceiver.py:125 Init transceiver 'MS@172.18.142.22:6700' 2024-12-05 04:22:55 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:6702 <-> R:172.18.142.22:6802) 2024-12-05 04:22:55 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:6701 <-> R:172.18.142.22:6801) 2024-12-05 04:22:55 [INFO] transceiver.py:125 Init transceiver 'TRX1@172.18.142.20:5700/1' 2024-12-05 04:22:55 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5704 <-> R:172.18.142.20:5804) 2024-12-05 04:22:55 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5703 <-> R:172.18.142.20:5803) 2024-12-05 04:22:55 [INFO] transceiver.py:125 Init transceiver 'TRX2@172.18.142.20:5700/2' 2024-12-05 04:22:55 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5706 <-> R:172.18.142.20:5806) 2024-12-05 04:22:55 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5705 <-> R:172.18.142.20:5805) 2024-12-05 04:22:55 [INFO] transceiver.py:125 Init transceiver 'TRX3@172.18.142.20:5700/3' 2024-12-05 04:22:55 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5708 <-> R:172.18.142.20:5808) 2024-12-05 04:22:55 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5707 <-> R:172.18.142.20:5807) 2024-12-05 04:22:55 [INFO] fake_trx.py:423 Init complete 2024-12-05 04:22:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:22:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:22:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:22:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:22:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:22:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 0 -> 1 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 0 -> 1 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 0 -> 1 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 0 -> 1 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:23:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:23:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:23:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:01 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:23:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:23:01 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:02 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:02 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:03 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:03 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:23:04 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:04 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:04 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:23:05 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:05 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:05 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:05 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:06 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:06 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:07 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:07 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:07 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:08 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:08 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:09 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:09 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:09 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:09 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:11 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:11 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:11 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:11 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:11 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:12 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:12 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:12 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:12 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:12 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:12 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:13 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:13 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:23:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:13 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:23:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:23:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:23:19 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:23:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:23:19 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:23:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:23:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:23:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:23:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=123 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:23:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:23:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:23:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:23:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:23:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:23:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:23:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:23:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:23:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:23:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:23:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:23:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:23:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:23:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:23:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:23:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:23:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:23:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:23:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:23:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:23:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:23:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:23:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:23:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:23:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:23:49 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:23:50 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:23:50 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:23:51 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:23:51 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:51 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:52 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:23:52 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:23:53 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:23:53 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:23:54 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:23:54 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:23:55 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:23:55 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:23:56 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:23:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:23:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:23:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:23:56 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:23:57 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:23:57 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:23:58 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:23:58 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:24:00 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:00 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:24:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:24:02 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:24:02 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:24:04 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:24:04 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:24:05 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:05 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:05 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:24:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:24:07 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:24:07 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:24:08 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:24:08 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:10 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:24:10 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:11 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:24:11 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:24:12 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:24:12 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:24:13 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:24:13 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:24:14 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:24:14 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:14 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:14 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:15 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:24:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:15 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:24:16 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:24:16 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:24:18 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:24:18 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:24:19 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:24:19 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:24:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:21 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:24:21 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:24:23 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:24:23 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:24:24 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:24 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:24:25 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:24:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:25 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:24:26 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:24:26 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:24:27 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:24:27 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:24:28 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:24:28 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:24:29 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:29 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:24:29 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:30 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 04:24:30 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 04:24:31 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 04:24:31 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 04:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 04:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 04:24:33 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 04:24:33 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:34 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:34 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 04:24:34 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 04:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:35 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 04:24:35 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 04:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 04:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 04:24:37 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 04:24:37 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 04:24:37 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 04:24:38 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 04:24:38 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:38 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:39 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 04:24:39 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 04:24:40 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 04:24:40 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 04:24:41 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 04:24:41 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 04:24:42 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 04:24:42 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:43 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:43 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 04:24:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:43 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 04:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 04:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 04:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 04:24:45 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 04:24:45 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 04:24:46 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 04:24:46 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:47 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:47 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:47 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 04:24:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:47 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 04:24:48 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 04:24:48 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 04:24:49 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 04:24:49 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 04:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 04:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 04:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:51 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 04:24:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 04:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 04:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 04:24:53 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 04:24:53 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 04:24:54 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 04:24:54 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 04:24:55 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:55 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:24:55 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:24:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:24:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:24:55 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:24:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:24:56 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 04:24:56 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 04:24:57 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 04:24:57 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 04:24:58 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 04:24:58 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 04:24:59 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 04:24:59 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 04:24:59 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:00 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:00 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 04:25:00 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 04:25:01 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 04:25:01 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 04:25:02 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 04:25:02 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 04:25:03 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 04:25:03 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 04:25:04 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:04 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:04 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:04 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 04:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 04:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 04:25:06 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 04:25:06 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 04:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 04:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 04:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 04:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 18564 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:08 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 18666 2024-12-05 04:25:09 [DEBUG] clck_gen.py:102 IND CLOCK 18768 2024-12-05 04:25:09 [DEBUG] clck_gen.py:102 IND CLOCK 18870 2024-12-05 04:25:10 [DEBUG] clck_gen.py:102 IND CLOCK 18972 2024-12-05 04:25:10 [DEBUG] clck_gen.py:102 IND CLOCK 19074 2024-12-05 04:25:11 [DEBUG] clck_gen.py:102 IND CLOCK 19176 2024-12-05 04:25:11 [DEBUG] clck_gen.py:102 IND CLOCK 19278 2024-12-05 04:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 19380 2024-12-05 04:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 19482 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:12 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:25:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:25:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:25:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:25:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:25:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:25:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:25:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:25:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:25:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:25:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:25:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:25:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:25:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:25:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:25:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:25:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:25:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:25:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:25:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:25:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:25:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:25:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:25:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:25 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:25 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:25 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:26 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:27 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:28 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:28 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:28 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:28 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:29 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:29 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:30 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:30 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:30 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:30 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:31 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:32 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:32 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:32 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:32 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:25:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:25:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2140 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:25:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:25:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:25:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:25:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:25:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:25:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:25:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:25:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:25:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:25:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:25:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:25:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:25:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:25:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:25:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:38 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:41 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:25:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:41 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:25:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:42 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:42 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:25:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:43 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:43 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:43 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:25:44 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:25:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:44 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:45 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:45 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:25:45 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:46 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:46 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:46 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:46 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:25:47 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:25:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:47 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:48 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:48 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:25:48 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:49 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:49 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:25:50 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:50 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:52 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:53 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:25:53 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:25:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:54 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:54 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:54 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:54 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:25:55 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:55 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:55 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:55 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:56 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:25:56 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:25:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:57 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:57 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:57 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:57 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:58 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:25:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:25:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:25:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:25:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:00 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:00 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:26:00 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:01 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:01 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:01 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:01 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:02 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:02 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:02 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:02 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:26:03 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:26:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:03 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:04 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:04 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:04 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:04 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:05 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:05 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:06 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:06 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:06 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:26:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:26:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6322 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:26:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:26:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:26:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:26:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:26:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:26:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:26:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:26:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:26:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:26:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:26:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:26:12 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:26:12 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:12 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:26:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:26:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:26:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:26:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:26:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:26:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:26:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:26:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:26:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:26:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:26:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:26:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:26:15 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:26:15 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:26:16 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:16 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:26:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:26:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:26:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:26:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:26:17 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:26:17 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:26:18 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:26:18 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:26:19 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:26:19 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:26:20 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:26:20 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:21 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:26:21 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:26:21 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:26:22 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:26:22 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:26:23 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:26:23 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:26:24 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:24 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:25 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:26:25 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:26:26 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:26:26 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:26:27 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:26:27 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:26:28 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:26:28 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:29 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:29 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:26:29 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:26:30 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:26:30 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:26:31 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:26:31 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:26:33 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:33 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:33 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:26:34 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:26:34 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:26:35 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:26:35 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:26:36 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:26:36 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:26:37 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:26:37 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:26:37 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:38 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:26:39 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:26:39 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:26:40 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:26:40 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:26:41 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:26:41 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:26:42 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:42 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:42 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:26:43 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:26:43 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:26:44 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:26:44 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:26:45 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:26:45 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:26:46 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:26:46 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:47 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:26:47 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:26:47 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:26:48 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:26:48 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:26:49 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:26:49 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:26:50 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:26:50 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:26:51 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:51 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:26:52 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:26:52 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:26:53 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:26:53 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:26:54 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:26:54 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:26:55 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:26:55 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:26:55 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:56 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:26:56 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:26:57 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:26:57 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:26:57 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:26:58 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:26:58 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:26:59 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:26:59 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:59 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:26:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:26:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:26:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:27:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:00 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 04:27:00 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 04:27:01 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 04:27:01 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 04:27:02 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 04:27:02 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 04:27:03 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 04:27:03 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 04:27:04 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:04 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:04 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:04 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 04:27:05 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 04:27:05 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 04:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 04:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 04:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 04:27:07 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 04:27:08 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 04:27:08 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:08 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:09 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 04:27:09 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 04:27:10 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 04:27:10 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 04:27:11 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 04:27:11 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 04:27:12 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 04:27:12 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 04:27:13 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:13 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:13 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 04:27:14 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 04:27:14 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 04:27:15 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 04:27:15 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 04:27:16 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 04:27:16 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 04:27:17 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 04:27:17 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:17 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:17 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:18 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 04:27:18 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 04:27:18 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 04:27:19 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 04:27:19 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 04:27:20 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 04:27:20 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 04:27:21 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 04:27:21 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:22 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:22 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:22 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 04:27:22 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 04:27:23 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 04:27:23 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 04:27:24 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 04:27:24 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 04:27:25 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 04:27:25 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:26 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 04:27:27 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 04:27:27 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 04:27:28 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 04:27:28 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 04:27:28 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 04:27:29 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 04:27:29 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:30 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:30 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:30 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:30 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 04:27:31 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 04:27:31 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 04:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 04:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 04:27:33 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 04:27:33 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 04:27:34 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:34 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:27:34 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:35 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 04:27:35 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 04:27:36 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 04:27:36 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 04:27:36 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 04:27:37 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 04:27:37 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 04:27:38 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:27:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:27:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:27:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:27:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:27:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:27:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:27:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:27:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:27:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:27:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:27:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:27:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:27:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:27:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:27:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:27:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:27:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:27:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:27:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:27:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:27:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:27:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:27:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:27:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:27:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:27:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:27:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:27:50 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:27:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:27:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:27:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:27:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:27:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:27:51 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:27:51 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:27:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:27:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:27:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:27:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:27:52 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:27:52 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:27:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:27:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:27:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:27:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:27:53 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:53 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:27:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:27:54 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:27:54 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:27:55 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:27:55 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:27:55 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:27:56 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:27:56 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:27:57 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:27:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:27:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:27:57 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:27:58 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:27:58 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:27:59 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:27:59 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:28:00 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:28:00 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:28:01 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:28:01 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:28:02 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:02 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:28:04 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:28:04 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:28:05 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:28:05 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:28:06 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:06 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:28:07 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:28:07 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:28:08 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:28:08 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:28:09 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:28:09 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:11 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:11 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:28:11 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:28:12 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:28:12 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:28:13 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:28:13 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:28:14 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:28:14 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:28:15 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:28:15 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:15 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:16 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:28:16 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:28:17 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:28:17 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:28:19 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:28:19 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:28:20 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:20 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:20 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:28:21 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:28:21 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:28:22 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:28:22 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:28:23 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:28:23 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:28:27 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:28:27 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:28:28 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:28:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:28:29 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:28:29 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:28:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:28:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:28:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:30 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:28:30 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:28:30 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:28:31 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:28:31 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:28:32 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:28:32 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:28:33 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:28:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:28:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:28:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:28:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:28:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:28:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:28:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:28:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:28:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:28:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:28:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:28:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:28:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:28:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:28:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:28:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:28:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:28:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:28:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:28:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:28:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:28:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:28:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:28:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:28:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:28:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:28:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:28:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:41 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:28:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:42 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:28:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:28:43 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:43 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:28:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:28:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:28:44 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:44 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:44 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:28:45 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:45 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:45 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:45 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:28:46 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:46 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:46 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:28:47 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:47 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:28:48 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:48 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:28:49 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:28:49 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:50 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:50 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:28:50 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:50 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:50 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:50 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:28:51 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:51 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:51 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:52 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:52 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:52 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:52 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:28:53 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:53 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:53 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:53 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:28:54 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:54 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:54 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:54 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:28:55 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:55 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:55 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:55 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:56 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:56 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:56 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:28:56 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:57 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:57 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:57 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:57 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:57 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:28:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:28:58 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:28:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:58 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:28:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:28:58 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:28:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:28:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:28:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:29:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:29:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:29:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:29:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:29:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:29:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:29:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:29:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:29:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:29:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:29:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:29:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:29:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:29:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:29:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:29:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:29:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:29:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:29:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:29:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:08 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:29:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:09 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:29:09 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:29:10 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:29:10 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:29:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:29:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:11 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:29:11 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:12 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:12 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:29:12 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:29:13 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:29:13 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:29:14 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:29:14 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:15 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:15 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:15 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:29:16 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:29:16 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:29:17 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:29:17 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:29:18 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:29:18 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:29:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:19 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:29:19 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:19 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:19 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:29:20 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:29:20 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:29:21 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:29:21 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:29:22 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:29:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:22 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:23 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:29:23 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:29:24 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:29:24 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:29:25 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:29:25 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:29:26 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:26 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:26 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:26 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:29:27 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:29:27 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:29:28 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:29:28 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:29:29 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:29:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:29 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:30 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:30 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:30 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:29:30 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:29:31 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:29:31 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:29:32 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:29:32 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:29:33 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:33 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:33 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:29:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:29:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6468 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:29:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:29:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:29:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:29:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:29:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:29:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:29:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:29:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:29:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:29:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:29:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:29:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:29:39 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:29:39 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:29:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:39 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:39 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:40 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:29:40 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:29:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:29:41 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:29:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:29:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:42 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:29:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:43 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:29:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:29:43 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:29:44 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:29:44 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:29:45 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:29:45 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:46 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:29:46 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:47 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:29:47 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:29:48 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:29:48 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:29:49 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:29:49 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:29:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:50 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:29:50 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:51 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:51 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:51 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:29:52 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:29:52 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:29:53 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:29:53 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:29:54 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:29:54 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:29:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:55 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:55 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:55 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:55 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:29:56 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:29:56 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:29:57 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:29:57 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:29:58 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:29:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:58 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:29:59 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:29:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:29:59 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:29:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:29:59 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:29:59 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:29:59 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:30:00 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:30:00 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:30:01 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:30:01 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:02 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:30:02 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:02 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:30:02 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:03 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:03 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:03 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:04 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:30:04 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:30:05 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:30:05 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:30:06 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:30:06 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:30:06 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:07 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:07 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:30:08 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:30:08 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:30:09 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:30:09 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:30:10 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:10 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:30:11 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:30:11 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:30:12 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:30:12 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:30:13 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:30:13 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:30:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:14 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:14 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:14 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:30:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:30:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:30:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:15 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:30:15 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:30:16 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:30:16 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:30:17 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:30:17 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:18 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:18 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:30:18 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:18 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:30:19 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:30:19 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:30:20 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:30:20 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:30:21 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:30:21 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:21 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:30:21 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:22 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:30:22 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:30:22 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:30:23 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:30:23 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:30:24 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:30:24 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:30:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:25 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:30:25 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:25 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:30:25 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:30:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:30:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:30:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=10288 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:30:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:30:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:30:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:30:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:30:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:30:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:30:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:30:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:30:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:32 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:30:33 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:30:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:33 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:30:34 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:30:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:34 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:30:34 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:30:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:35 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:30:35 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:30:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:36 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:30:36 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:30:37 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:30:37 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:30:38 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:30:38 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:30:39 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:30:39 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:30:40 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:30:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:30:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:30:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:30:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:30:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:30:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:30:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:30:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:30:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:30:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:30:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:30:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:30:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:30:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:30:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:30:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:30:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:30:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:30:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:30:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:30:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:30:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:30:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:30:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:30:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:30:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:30:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:30:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:30:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:30:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:30:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:30:53 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:30:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:30:53 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:30:54 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:30:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:30:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:30:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:30:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2037 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2037 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:30:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:30:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:30:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:30:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:30:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:30:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:30:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:30:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:30:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:30:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:30:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:30:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:31:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:31:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:31:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:02 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:31:02 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:31:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:03 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:31:03 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:31:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:04 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:31:04 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:31:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:05 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:31:05 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:31:06 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:31:06 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:31:06 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:31:07 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:31:07 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:31:08 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:31:08 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:31:09 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:31:09 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:31:10 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:31:10 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:31:11 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:31:11 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:31:12 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:31:12 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:31:13 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:31:13 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2897 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:31:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:31:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:31:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:31:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:31:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:31:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:31:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:31:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:31:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:21 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:31:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:21 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:31:22 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:31:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:22 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:31:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:23 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:31:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:23 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:31:23 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:31:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:24 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:31:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:24 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:31:25 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:31:25 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:31:26 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:31:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:26 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:31:27 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:31:27 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:31:28 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:31:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:31:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:31:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:31:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:34 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:34 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:36 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:36 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:36 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:36 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:31:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:31:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:31:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:31:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:31:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:31:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:31:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:31:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:31:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:44 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:31:49 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:31:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:31:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:31:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:31:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:31:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:31:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:31:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:31:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:31:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:31:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:31:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:31:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:31:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:31:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:31:55 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:31:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:56 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:31:56 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:31:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:31:57 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:31:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:31:58 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:31:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:31:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:31:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:31:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:31:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:31:59 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:32:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:00 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:32:00 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:32:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:32:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:32:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:32:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:32:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:32:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:32:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:32:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:32:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:32:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:32:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:32:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:32:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:32:10 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:32:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:32:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:32:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:32:22 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:32:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:32:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:22 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:32:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:32:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:23 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:32:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:32:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:24 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:32:24 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:32:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:25 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:32:25 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:32:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:25 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:32:26 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:32:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:26 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:32:27 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:32:27 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:32:28 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:32:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:32:29 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:32:29 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:32:30 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:32:30 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:32:31 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:32:31 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:32:32 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:32:32 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:32:32 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:32:33 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:32:33 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:32:34 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:32:34 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:32:35 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:32:35 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:32:36 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:32:36 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:32:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3308 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3309 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:32:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:32:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:32:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:32:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:32:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:32:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:32:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:32:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:32:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:32:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:32:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:32:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:32:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:32:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:32:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:32:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:32:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:32:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:32:48 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:32:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:32:49 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:32:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:32:50 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:32:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:32:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:32:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:32:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:32:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:32:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:32:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:32:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:32:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:32:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:32:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:32:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:32:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:32:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:32:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:32:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:32:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:57 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:32:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:32:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:58 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:32:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:32:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:32:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:32:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:32:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:32:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:32:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:32:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:33:00 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:33:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:00 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:33:01 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:33:01 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:33:02 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:33:02 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:33:03 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:33:03 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:33:04 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:04 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1860 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:04 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1861 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:09 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:09 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:09 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:09 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:33:09 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:33:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:33:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:09 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:33:09 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:10 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (TRX2@172.18.142.20:5700/2) RX TRXD message (ver=1 fn=353 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:10 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=353 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:33:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:33:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:33:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:33:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:33:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:17 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:33:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=352 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:33:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:33:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:33:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:33:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:33:23 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:33:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:33:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:33:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:33:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:33:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:33:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:33:32 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:33:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:33:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:33:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:33:34 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:33:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:33:34 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:33:35 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:33:35 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:33:36 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:33:36 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:33:37 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:33:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:33:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:38 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:33:38 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:33:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:33:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:33:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:33:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:33:44 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:45 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:33:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:33:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:33:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:33:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:33:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:33:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:33:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:33:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:33:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:33:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:52 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:33:52 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:33:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:52 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:33:53 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:33:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:53 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:33:54 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:33:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:54 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:33:55 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:33:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:33:55 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:33:56 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:33:56 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:33:57 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:33:57 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:33:58 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:33:58 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:33:59 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:33:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:33:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:33:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:33:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:33:59 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:34:00 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:34:00 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:34:00 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:34:01 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:34:01 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:34:02 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:34:02 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:34:03 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:34:03 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:34:04 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:34:04 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:34:05 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:34:05 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:34:06 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:34:06 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:34:07 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:34:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:34:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:07 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:34:07 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:34:08 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:34:08 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:34:09 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:34:09 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:34:10 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:34:10 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:34:11 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:34:11 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:34:12 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:34:12 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:34:13 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:34:13 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:34:14 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:34:14 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:34:15 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:34:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:34:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:15 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:34:15 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:34:16 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:34:16 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:34:17 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:34:17 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:34:18 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:34:18 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:34:19 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:34:19 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:34:20 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:34:20 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:34:21 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:34:21 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:34:22 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:34:22 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:34:23 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:34:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:34:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:34:28 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:34:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:34:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:34:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:34:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:29 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:34:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:34:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:30 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:34:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:34:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:34:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:34:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:34:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:34:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:34:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:34:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:34:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:34:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:34:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:34:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:34:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:34:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:34:46 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:34:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:34:47 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:34:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:34:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:34:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:34:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:34:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:34:49 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:34:50 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:34:50 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:34:51 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:34:51 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:34:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:34:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:34:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:34:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:34:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:34:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:34:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:34:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:34:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:34:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:34:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:34:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:34:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:34:57 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:34:57 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:34:58 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:34:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:34:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:34:59 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:34:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:34:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:34:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:34:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:35:00 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:35:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:35:01 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:35:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:35:02 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:35:02 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:35:03 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:35:03 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:35:04 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:35:04 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:35:05 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:05 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1872 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1872 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1872 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1872 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1872 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1872 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1873 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:35:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:35:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:35:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:35:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:35:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:35:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:35:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:35:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:11 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:35:12 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:35:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:12 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:35:13 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:35:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:13 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:35:14 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:35:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:14 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:35:15 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:35:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:15 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:35:16 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:35:16 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:35:17 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:35:17 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1564 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:35:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:35:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:35:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:35:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:35:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:35:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:35:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:35:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:35:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:35:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:35:25 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:35:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:35:26 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:35:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:26 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:35:27 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:28 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:35:28 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:35:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:35:29 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:35:30 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:35:30 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:35:31 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:35:31 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:35:32 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:35:32 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:35:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:35:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:35:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:35:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:35:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:35:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:35:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:35:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:35:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:35:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:35:39 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:35:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:35:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:35:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:40 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:35:40 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:35:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:41 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:35:41 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:35:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:42 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:35:42 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:35:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:43 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:35:43 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:35:44 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:35:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:44 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:35:45 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:35:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:45 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:35:46 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:35:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:46 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:35:46 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:35:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:47 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:35:47 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:35:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:48 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:35:48 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:35:49 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:35:49 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:35:50 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:35:50 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:35:51 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:35:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:51 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:35:52 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:35:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:52 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:35:53 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:35:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:53 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:35:54 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:35:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:54 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:35:54 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:35:55 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:35:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:55 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:35:56 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:35:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:56 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:35:57 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:35:57 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:35:58 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:35:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:35:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:35:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:35:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:35:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4469 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4469 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4469 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4469 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4469 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:35:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4469 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:36:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:36:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:36:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:36:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:36:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:36:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:36:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:36:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:36:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:36:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:36:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:36:04 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:36:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:36:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:04 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:36:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:36:04 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:36:04 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=126 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=132 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=135 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=138 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=141 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=144 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=147 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=150 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=153 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=156 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=159 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=162 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=165 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=171 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=174 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=177 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=180 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=183 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=186 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=189 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=192 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=195 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=198 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=201 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=204 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=210 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=213 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=216 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=219 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:36:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:36:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:36:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:36:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:36:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:36:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:36:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:36:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:36:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:36:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:36:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:36:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:36:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:36:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:36:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:36:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:36:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:36:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:36:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:36:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:36:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=132 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=135 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=138 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=141 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=144 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=147 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=150 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=153 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=156 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=159 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=162 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=165 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=171 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=174 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=177 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=180 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=183 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=186 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=189 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=192 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=195 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=198 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=201 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=204 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=210 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=213 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=216 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=219 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:11 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:36:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:36:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:36:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=405 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:36:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=405 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:36:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:36:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:36:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:36:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:36:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:36:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:36:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:36:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:36:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:36:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:36:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:36:17 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:36:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:36:17 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:36:17 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:36:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:17 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:36:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:18 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:18 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:36:19 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:36:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:19 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:36:20 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:36:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:20 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:36:21 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:36:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:21 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:36:22 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:36:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:36:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:36:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:36:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:36:22 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:36:23 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:36:23 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:36:24 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:36:24 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:36:24 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:36:25 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:36:25 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:36:26 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:36:26 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:36:27 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:36:27 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:36:28 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:36:28 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:36:29 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:36:29 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:36:30 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:36:30 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:36:31 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:36:31 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:36:31 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:36:32 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:36:32 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:36:33 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:36:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:36:33 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:33 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:36:34 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:36:34 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:36:35 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:36:35 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:36:36 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:36:36 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:36:37 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:36:37 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:36:38 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:36:38 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:36:39 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:36:39 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:36:39 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:36:40 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:36:40 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:36:41 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:36:41 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:36:42 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:36:42 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:36:43 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:36:43 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:36:44 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:36:44 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:36:45 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:36:45 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:36:46 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:36:46 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:36:47 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:36:47 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:36:47 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:36:48 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:36:48 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:49 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:36:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:36:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:36:49 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:36:49 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:36:49 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:36:50 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:36:50 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:36:51 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:36:51 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:36:52 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:36:52 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:36:53 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:36:53 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:36:54 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:36:54 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:36:55 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:36:55 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:36:56 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:36:56 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:36:56 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:36:57 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:36:57 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:36:58 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:36:58 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:36:59 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:36:59 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:37:00 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:37:00 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:37:01 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:37:01 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:37:02 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:37:02 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 04:37:03 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 04:37:03 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 04:37:04 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 04:37:04 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:04 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:37:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:04 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 04:37:05 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 04:37:05 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 04:37:06 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 04:37:06 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 04:37:07 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 04:37:07 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 04:37:08 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 04:37:08 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 04:37:09 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 04:37:09 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 04:37:10 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 04:37:10 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 04:37:11 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 04:37:11 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 04:37:12 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 04:37:12 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 04:37:12 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 04:37:13 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 04:37:13 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 04:37:14 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 04:37:14 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 04:37:15 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 04:37:15 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 04:37:16 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 04:37:16 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 04:37:17 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 04:37:17 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 04:37:18 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 04:37:18 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 04:37:19 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 04:37:19 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:20 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=13561 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:37:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:37:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:37:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:37:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:37:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:25 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:37:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:37:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:37:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:37:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:37:30 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:37:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:37:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:37:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:37:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:37:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:31 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:37:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:31 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:37:32 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:37:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:32 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:37:33 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:37:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:33 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:37:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:37:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:34 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:37:34 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:37:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:35 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:37:35 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:37:36 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:37:36 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:37:37 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:37:37 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:37:38 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:37:38 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:37:39 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:37:39 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:37:40 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:37:40 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:37:41 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:37:41 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:41 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:37:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:37:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:37:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:37:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:37:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:37:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:37:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:37:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:37:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:37:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:37:47 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:37:47 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:37:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:47 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:37:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:37:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:47 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:48 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:37:48 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:37:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:49 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:37:49 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:37:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:49 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:37:50 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:37:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:50 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:37:51 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:37:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:51 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:37:52 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:37:52 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:37:53 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:37:53 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:37:54 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:37:54 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:37:55 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:37:55 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:37:56 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:37:56 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:37:57 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:37:57 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:37:58 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:37:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:37:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:37:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:37:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:38:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:38:03 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:38:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:03 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:38:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:38:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:38:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:04 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:38:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:38:05 [DEBUG] fake_trx.py:263 (MS@172.18.142.22:6700) Recv SETTA cmd 2024-12-05 04:38:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:05 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:38:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:38:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:06 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:38:06 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:38:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:07 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:38:07 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:38:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:08 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:38:08 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:38:09 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:38:09 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:38:10 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:38:10 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:38:11 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:38:11 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:38:12 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:38:12 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:38:13 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:38:13 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:38:14 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:38:14 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:38:14 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:38:15 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:38:15 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:38:16 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:38:16 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:38:17 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:38:17 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:38:18 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:38:18 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:38:19 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:38:19 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:38:20 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:38:20 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:38:21 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:38:21 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:38:22 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:38:22 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:38:22 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:38:23 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:38:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:38:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:38:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:38:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:38:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:38:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:38:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:38:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:38:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:38:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:38:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:38:32 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:38:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:38:33 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:38:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:38:34 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:38:34 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:38:35 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:38:35 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:38:36 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:38:36 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:38:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:38:37 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:38:38 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:38:38 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:38:39 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:38:39 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:38:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:38:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:38:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:38:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:38:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:38:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:38:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:45 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:38:46 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:38:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:38:47 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:38:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:38:48 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:38:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:38:49 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:38:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:38:50 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:38:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:38:51 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:38:51 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:38:52 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1667 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:38:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:38:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:38:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:38:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:38:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:38:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:38:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:38:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:38:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:38:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:38:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:38:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:38:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:38:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:38:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:38:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:38:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:38:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:38:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:38:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:38:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:39:00 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:39:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:39:01 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:39:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:39:02 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:39:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:39:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:39:03 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:39:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:39:04 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:39:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:39:05 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:39:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:39:06 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:39:07 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:39:07 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:39:08 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:39:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:39:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:39:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:39:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:39:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:15 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:39:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:39:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=599 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=599 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=599 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=599 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:39:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:39:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:39:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:39:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:39:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:22 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=210 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:27 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:27 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:27 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:27 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:39:27 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:39:27 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:39:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:39:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:39:27 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:28 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:39:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:28 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:39:29 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:39:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:29 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:39:30 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:30 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:39:30 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:30 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:31 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:39:31 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:32 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:39:32 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:39:33 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:39:33 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:34 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:39:34 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:39:35 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:39:35 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:39:36 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:39:36 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:39:37 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:39:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:37 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:39:38 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:39:38 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:39:38 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:39:39 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:39:39 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:39:40 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:40 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2887 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:39:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:39:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:39:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:39:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:39:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:39:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:39:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:39:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:39:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:39:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:39:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:39:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:39:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:39:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:39:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:39:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:39:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:39:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:39:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:39:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:39:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:39:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:39:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:39:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:39:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:39:53 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:39:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:39:53 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:39:54 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:39:54 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:39:55 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:39:55 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:39:56 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:39:56 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:39:57 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:39:57 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:39:58 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:39:58 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:39:59 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:39:59 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:39:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:39:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:39:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:39:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:40:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:40:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:40:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:40:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:40:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:40:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:40:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:40:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:40:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:40:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:40:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:40:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:40:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:40:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:40:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:40:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:40:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:40:05 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:40:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:40:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:40:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:40:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:40:07 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:40:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:40:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:08 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:40:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:40:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:09 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:40:09 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:40:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:10 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:40:10 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:40:11 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:40:11 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:40:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:40:12 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:40:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:40:13 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:40:13 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:40:14 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:40:14 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:40:15 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:40:15 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:40:16 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:40:16 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:40:17 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:40:17 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:40:18 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:40:18 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:40:19 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:40:19 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:40:19 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:40:20 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:40:20 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:40:21 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:40:21 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:40:22 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:40:22 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:40:23 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:40:23 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:40:24 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:40:24 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:40:25 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:40:25 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:40:26 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:40:26 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:40:27 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:40:27 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:40:27 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:40:28 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:40:28 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:40:29 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:40:29 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:40:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:40:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:40:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:40:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:40:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5469 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:40:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5469 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:40:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5469 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:40:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5469 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:40:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5469 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:40:30 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=5469 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:40:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:40:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:40:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:40:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:40:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:40:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:40:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:40:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:40:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:40:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:40:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:40:36 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:40:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:40:37 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:40:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:40:37 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:40:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:40:38 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:40:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:40:39 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:40:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:40 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:40:40 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:40:41 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:40:41 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:40:42 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:40:42 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:40:43 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:40:43 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:40:44 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:40:44 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:40:45 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:40:45 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:40:45 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:40:46 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:40:46 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:40:47 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:40:47 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:40:48 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:40:48 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:40:49 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:40:49 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:40:50 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:40:50 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:40:51 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:40:51 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:40:52 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:40:52 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:40:53 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:40:53 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:40:53 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:40:54 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:40:54 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:40:55 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:40:55 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:40:56 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:40:56 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:40:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:40:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:40:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:40:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:41:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:41:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:41:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:41:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:41:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:41:02 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:41:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:41:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:41:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:41:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:41:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:41:03 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:41:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:03 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:41:04 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:41:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:04 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:41:05 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:41:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:41:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:41:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:06 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:41:06 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:41:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:07 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:41:07 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:41:08 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:41:08 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:41:09 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:41:09 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:41:10 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:41:10 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:41:11 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:41:11 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:41:12 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:41:12 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:41:13 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:41:13 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:41:13 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:41:14 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:41:14 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:41:15 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:41:15 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:41:16 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:41:16 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:41:17 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:41:17 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:41:18 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:41:18 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:41:19 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:41:19 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:41:20 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:41:20 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:41:21 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:41:21 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:41:21 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:41:22 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:41:22 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:41:23 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:41:23 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:41:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:41:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:41:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:41:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:41:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:41:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:41:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:41:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:41:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:41:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:41:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:41:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:41:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:41:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:41:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:41:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:41:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:41:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:41:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:41:32 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:41:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:41:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:41:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:41:33 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:41:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:41:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:41:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:41:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:41:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:41:34 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:41:35 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:41:35 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:41:36 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:41:36 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:41:37 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:41:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:41:38 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:41:38 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:41:39 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:41:39 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:41:40 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:41:40 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:41:41 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:41:41 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:41:41 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:41:42 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:41:42 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:41:43 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:41:43 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:41:44 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:41:44 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:41:45 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:41:45 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:41:46 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:41:46 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:41:47 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:41:47 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:41:48 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:41:48 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:41:49 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:41:49 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:41:49 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:41:50 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:41:50 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:41:51 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:41:51 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:41:52 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:41:52 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:41:53 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:41:53 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:41:54 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:41:54 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:41:55 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:41:55 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:41:56 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:41:56 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:41:57 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:41:57 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:41:57 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:41:58 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:41:58 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:41:59 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:41:59 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:42:00 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:42:00 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:42:01 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:42:01 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:42:02 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:42:02 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:42:03 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:42:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:42:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:42:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:42:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:42:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:42:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:42:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:42:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:42:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:42:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:09 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:42:10 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:42:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:10 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:42:11 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:42:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:11 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:42:12 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:42:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:12 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:42:13 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:42:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:13 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:42:13 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:42:14 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:42:14 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:42:15 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:42:15 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:42:16 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:42:16 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:42:17 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:42:17 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:42:18 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:42:18 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:42:19 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:42:19 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:42:20 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:42:20 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:42:21 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:42:21 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:42:21 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:42:22 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:42:22 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:42:23 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:42:23 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:42:24 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:42:24 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:42:25 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:42:25 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:42:26 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:42:26 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:42:27 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:42:27 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:42:28 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:42:28 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:42:29 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:42:29 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:42:29 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:42:30 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:42:30 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:42:31 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:42:31 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:42:32 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:42:32 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:42:33 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:42:33 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:42:34 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:42:34 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:42:35 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:42:35 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:42:36 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:42:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6090 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6090 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:36 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6090 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:42:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:42:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:42:41 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:42:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:42:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:42:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:42:41 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:42 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:42:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:42:47 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:47 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:42:47 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:42:47 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:42:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:42:47 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:42:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:42:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:42:53 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:42:53 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:42:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:42:53 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:42:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:42:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:42:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:42:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:42:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:42:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:42:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:42:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:42:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:42:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:42:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:42:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:42:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:43:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:43:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:43:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:43:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:43:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:43:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:02 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:43:02 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:43:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:03 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:43:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:43:04 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:43:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:43:05 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:43:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:43:06 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:43:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:43:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:43:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:43:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:43:12 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:43:12 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:43:12 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:43:12 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:43:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:43:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:13 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:43:13 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:43:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:14 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:43:14 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:43:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:15 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:43:15 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:43:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:16 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:43:16 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:43:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:17 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:43:17 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:43:17 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:43:18 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:43:18 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:43:19 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:43:19 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:43:20 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:43:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:43:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:43:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:43:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:43:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:43:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:43:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:43:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:43:27 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:43:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:43:28 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:43:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:28 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:43:29 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:43:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:29 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:43:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:43:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:30 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:43:31 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:43:31 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:43:32 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:43:32 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:43:33 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:43:33 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:43:33 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:43:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:43:39 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:43:39 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:43:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:43:39 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:43:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:43:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:43:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:43:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:40 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:43:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:43:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:43:41 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:43:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:43:42 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:43:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:43:43 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:43:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:44 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:43:44 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:43:45 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:43:45 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:43:46 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:43:46 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:43:47 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:43:47 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:43:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:43:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:43:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:43:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:43:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:43:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:43:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:43:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:43:53 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:43:53 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:43:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:43:53 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:43:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:43:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:43:53 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:54 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:43:54 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:43:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:55 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:43:55 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:43:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:56 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:43:56 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:43:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:56 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:43:57 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:43:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:43:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:43:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:43:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:43:57 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:43:58 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:43:58 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:43:59 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:43:59 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:44:00 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:44:00 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:44:01 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:44:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:44:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:44:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:44:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:44:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:44:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:44:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:44:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:44:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:44:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:44:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:44:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:44:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:44:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:44:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:44:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:44:09 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:44:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:44:10 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:44:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:44:11 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:44:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:44:11 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:44:12 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:44:12 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:44:13 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:44:13 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:44:14 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:44:14 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:44:15 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:44:15 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:44:16 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:44:16 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:44:17 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:44:17 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:44:18 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:44:18 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:44:19 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:44:19 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:44:19 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:44:20 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:44:20 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:44:21 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:44:21 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:44:22 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:44:22 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:22 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:44:27 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:44:27 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:44:27 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:44:27 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:44:27 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:44:27 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:44:27 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:44:27 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:44:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:44:27 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:27 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:44:28 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:44:28 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:44:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:44:28 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:44:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:44:28 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:29 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:44:29 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:44:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:30 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:44:30 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:44:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:31 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:44:31 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:44:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:32 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:44:32 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:44:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:33 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:44:33 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:44:34 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:44:34 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:44:35 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:44:35 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:44:35 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:44:36 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:44:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:44:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:44:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:44:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:44:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:44:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:44:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:44:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:44:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:44:41 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:44:41 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:44:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:44:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:44:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:44:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:44:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:44:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:44:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:44:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:43 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:44:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:44:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:44 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:44:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:44:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:45 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:44:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:44:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:46 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:44:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:44:47 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:44:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:44:48 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:44:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:44:49 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:44:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:44:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:44:50 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:44:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:44:51 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:44:52 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:44:52 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:44:53 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:44:53 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:44:54 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:44:54 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:44:55 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:44:55 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:44:56 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:44:56 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:44:57 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:44:57 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:44:58 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:44:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:44:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:44:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:44:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:44:58 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3605 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:03 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:03 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:03 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:09 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:45:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:31 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:45:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:45:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:45:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:45:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:45:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:45:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:45:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:45:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:45:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:45:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:45:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:45:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:45:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:45:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:45:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:45:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:45:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:39 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:45:39 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:45:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:40 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:45:40 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:45:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:41 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:45:41 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:45:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:45:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:45:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:45:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:45:42 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:45:42 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:45:43 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:45:43 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:45:44 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:45:44 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:45:44 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:45:45 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:45:45 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:45:46 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:45:46 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:45:47 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:45:47 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:45:48 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:45:48 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:45:49 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:45:49 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:45:50 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:45:50 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:45:51 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:45:51 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:45:52 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:45:52 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:45:52 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:45:53 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:45:53 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:45:54 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:45:54 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:45:55 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:45:55 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:45:56 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:45:56 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:45:57 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:45:57 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:45:58 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:45:58 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:45:59 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:45:59 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:46:00 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:46:00 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:46:00 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:46:01 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:46:01 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:46:02 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:46:02 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:46:03 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:46:03 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:46:04 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:46:04 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:46:05 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:46:05 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:46:06 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:46:06 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:46:07 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:46:07 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:46:08 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:46:08 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:46:08 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:46:09 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:46:09 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:46:10 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:46:10 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:46:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7390 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:46:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:46:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:46:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:46:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:46:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:46:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:46:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:46:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:46:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:46:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:46:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:46:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:46:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:46:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:46:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:46:25 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:46:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:46:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:46:25 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:46:25 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:46:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:46:26 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:46:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:46:27 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:46:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:27 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:46:28 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:46:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:28 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:46:29 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:46:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:29 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:46:30 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:46:30 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:46:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:46:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:46:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:46:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:46:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:46:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:46:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:46:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:46:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:46:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:46:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:38 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:46:39 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:46:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:39 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:46:40 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:46:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:40 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:46:41 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:46:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:41 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:46:41 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:46:42 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:42 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:46:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:42 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1405 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:46:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:46:47 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:47 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:46:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:46:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:46:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:46:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:46:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:46:48 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:46:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:46:49 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:46:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:46:50 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:46:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:51 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:46:51 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:46:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:52 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:46:52 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:46:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:53 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:46:53 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:46:53 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:46:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:46:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:46:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:46:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:46:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:46:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:46:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:46:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:46:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:46:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:46:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:46:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:46:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:47:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:47:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:47:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:01 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:47:02 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:47:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:47:03 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:47:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:03 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:47:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:04 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:47:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:04 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:47:05 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:47:05 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:47:06 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:47:06 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:47:06 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:47:07 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:47:07 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:47:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:47:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:47:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:47:15 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:47:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:16 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:47:16 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=989 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:23 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=127 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:28 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:28 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:28 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:34 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:47:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:47:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:47:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:40 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:47:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:47:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:47:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:47:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:47:43 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:47:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:47:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=789 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:47:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:47:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:47:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:47:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:47:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:47:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:47:51 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:51 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:47:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:51 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:47:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:47:52 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:47:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:47:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:47:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:47:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:47:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:47:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:47:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:47:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:47:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:47:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:47:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:47:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:47:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:47:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:47:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:47:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:47:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:47:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:47:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:47:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:47:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:48:00 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:48:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:48:01 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:01 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:48:02 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:48:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:48:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:48:03 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:48:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:48:04 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:48:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:48:05 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:48:05 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:06 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1870 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1871 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:48:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:48:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:48:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:48:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:48:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:48:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:48:12 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:48:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:12 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:48:13 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:48:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:13 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:48:13 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:14 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:48:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:14 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:48:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:15 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:48:15 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:48:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:16 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:48:16 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:48:17 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:48:17 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:48:18 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:48:18 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:48:19 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:48:19 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:19 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:48:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:48:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:48:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:48:25 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:48:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:25 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:48:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:48:25 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:26 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:48:26 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:48:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:27 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:48:27 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:48:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:28 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:48:28 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:28 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:29 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:48:29 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:48:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:29 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:48:30 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:48:30 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:48:31 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:48:31 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:48:32 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:48:32 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:48:33 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:33 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1869 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:48:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:48:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:48:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:48:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:48:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:48:38 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:39 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:48:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:48:40 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:48:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:40 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:48:41 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:48:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:41 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:48:42 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:48:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:42 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:48:43 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:44 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1212 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:48:49 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:48:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:48:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:48:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:48:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:48:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:48:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:48:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:50 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:48:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:48:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:51 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:48:51 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:52 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:48:52 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:48:52 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:48:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:53 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:48:53 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:48:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:48:54 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1215 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:48:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:48:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:48:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:48:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:48:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:48:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:48:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:48:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:49:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:49:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:02 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:49:02 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:49:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:49:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:49:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:09 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:49:10 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:49:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:10 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:49:11 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=786 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:49:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:49:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:17 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:17 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:17 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:49:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=173 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=173 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=173 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=173 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=173 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:17 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=173 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:49:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:49:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:49:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:49:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:49:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:49:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:49:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:49:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:31 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:49:32 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:49:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:32 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:49:33 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:49:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:33 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:49:34 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:49:34 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:49:35 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:49:35 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:49:36 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:49:36 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:49:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:49:37 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:49:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:49:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:49:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:49:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:49:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:49:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:49:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:49:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:49:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:49:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:49:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:49:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:49:49 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:49:50 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:49:50 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:49:50 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:49:51 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:49:51 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:49:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:49:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:49:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:49:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:49:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:49:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:49:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:49:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:49:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:49:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:49:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:49:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:49:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:49:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:49:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:50:00 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:50:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=0, maio=1, ma_len=2 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:50:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:50:01 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:50:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:50:01 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:50:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:50:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:50:07 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:50:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:50:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:50:07 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:50:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:50:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:12 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:50:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:50:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:50:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:50:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:50:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:50:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:50:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:50:15 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:50:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:15 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:50:16 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:50:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:16 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:50:17 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:50:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:17 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:50:18 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:50:18 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:50:19 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:50:19 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:50:20 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:50:20 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:50:21 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:21 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1854 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:50:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:50:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:50:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:50:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:50:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:50:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:27 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:50:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:27 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:50:28 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:50:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:28 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:50:29 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:50:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:29 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:50:30 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:50:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:30 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:50:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:50:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:31 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:50:31 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:50:32 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:50:32 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:50:33 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:50:33 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:50:34 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:50:34 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:34 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1855 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:50:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:50:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:50:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:50:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:50:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:50:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:50:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:41 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:50:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:50:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:42 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:50:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:50:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:43 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:50:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:50:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:50:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:50:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:50:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:50:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:50:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:50:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:50:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:50:54 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:50:54 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:50:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:50:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:50:54 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:50:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:50:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=119 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=119 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=119 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=119 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=119 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:50:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:50:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:50:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:50:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:50:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:00 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:00 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:00 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:00 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:00 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:00 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:01 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:02 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:07 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:07 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:51:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:51:08 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:09 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:09 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:09 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:10 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:51:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:51:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:23 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:24 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:24 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:51:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:51:24 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:25 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:25 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:26 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:51:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:51:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:33 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:33 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:34 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:34 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:39 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:39 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:51:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:51:40 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:41 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:41 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:41 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:42 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:51:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:42 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:51:43 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:51:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:51:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:50 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:51:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:51:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:51 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:51:51 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:51:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:52 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:51:52 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:51:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:53 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:51:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:51:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:51:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:51:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:51:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:51:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:51:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:51:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:51:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:51:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:51:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:51:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:51:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:51:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:51:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:51:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:51:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:51:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:51:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:51:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:52:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:52:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=551 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:52:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:52:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:52:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:52:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:52:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:52:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=122 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=122 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=122 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:52:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:52:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:21 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:52:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:52:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:22 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:52:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:29 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:29 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:52:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:40 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:40 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:40 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:40 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=118 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:52:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:51 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=117 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:52:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:52:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:52:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:52:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:52:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:52:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:52:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:52:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:52:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:52:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:52:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:52:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:52:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:52:57 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:52:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:52:58 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:52:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:52:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:52:59 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:52:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:52:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:52:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:52:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:53:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:53:00 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:53:01 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:53:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:53:02 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:02 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:07 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:07 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:08 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:08 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:08 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:08 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:08 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=124 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:19 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:19 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:19 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:19 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:24 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:24 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:25 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:25 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:25 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:25 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:30 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:30 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:30 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 04:53:30 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 200 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 04:53:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:31 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:53:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:31 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:53:32 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:32 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 04:53:32 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 0 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:37 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 04:53:37 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 200 2024-12-05 04:53:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:38 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:53:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] fake_trx.py:376 (BTS@172.18.142.20:5700) Recv FAKE_TRXC_DELAY cmd 2024-12-05 04:53:39 [INFO] fake_trx.py:379 (BTS@172.18.142.20:5700) Artificial TRXC delay set to 0 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD FAKE_TRXC_DELAY 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:53:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:53:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:53:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:53:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:53:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:53:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:53:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:53:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:53:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:53:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:53:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:53:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:53:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:57 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:53:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:53:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:58 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:53:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:53:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:53:59 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:53:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:53:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:53:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:53:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:00 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:54:00 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:54:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:01 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:54:01 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:54:01 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:54:02 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:02 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:54:03 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:54:03 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:54:04 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:54:04 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:54:05 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:05 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:06 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:54:06 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:06 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:06 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:07 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:07 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:54:07 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:54:08 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:54:08 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:54:09 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:54:09 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:54:09 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:10 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:54:10 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:54:11 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:54:11 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:54:12 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:54:12 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:13 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:13 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:13 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:54:14 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:54:14 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:54:15 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:54:15 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:54:16 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:16 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:54:17 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:54:17 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:17 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:17 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:18 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:54:18 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:54:19 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:54:19 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:54:20 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:54:20 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:54:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:21 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:21 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:54:22 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:54:22 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:54:23 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:54:23 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:54:24 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:24 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:54:24 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:54:25 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:54:25 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:54:26 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:54:26 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:27 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:54:28 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:28 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:28 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:28 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:28 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:54:29 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:54:29 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:54:30 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:54:30 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:54:31 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:32 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:54:32 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 04:54:32 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 04:54:33 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 04:54:33 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 04:54:34 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 04:54:34 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:35 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 04:54:35 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 04:54:36 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 04:54:36 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 04:54:37 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 04:54:37 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:38 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:38 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:38 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 04:54:39 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 04:54:39 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 04:54:39 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 04:54:40 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:40 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:54:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:54:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:54:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:40 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=9792 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:54:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:54:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:54:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:54:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:54:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:54:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:54:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:54:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:54:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:54:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:54:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:54:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:54:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:54:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:46 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:46 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:46 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:54:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:54:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:54:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=225 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=225 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=225 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=225 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:54:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:54:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:54:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:54:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:54:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:54:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:54:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:54:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:53 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:53 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:53 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:53 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:54:53 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:54 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:54:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:54:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:54:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:54:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:54:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:54:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:54:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:54:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:54:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:54:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:54:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:54:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:54:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:00 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:01 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:55:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:55:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=495 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=495 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=495 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=496 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:55:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:55:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:55:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:55:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:55:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:55:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:55:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:55:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:55:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:55:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:55:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:55:07 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:55:07 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:07 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:55:07 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:07 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:07 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:08 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:08 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:08 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:55:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:55:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:55:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:55:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:55:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:55:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:55:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:55:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:55:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:55:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:55:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:55:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:55:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:55:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:55:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:55:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:55:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:55:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:55:15 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:16 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:16 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:55:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:17 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:55:17 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:18 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:18 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:18 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:55:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:19 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:55:19 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:55:20 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:20 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:20 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:55:21 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:55:21 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:55:21 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:55:22 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:55:22 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:55:23 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:55:23 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:55:24 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:55:24 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:55:25 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:55:25 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:55:26 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:55:26 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:55:27 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:55:27 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:55:28 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:55:28 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:55:29 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:55:29 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:55:29 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:55:30 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:55:30 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:55:31 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:55:31 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:55:32 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:55:32 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:55:33 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:55:33 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:55:34 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:55:34 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:55:35 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:55:35 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:55:36 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:55:36 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:55:36 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:55:37 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:55:37 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:55:38 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:55:38 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:55:39 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:55:39 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:40 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:55:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:55:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:55:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:55:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:55:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:55:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:55:45 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:55:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:55:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:55:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:55:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:55:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:47 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:47 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:55:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:48 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:55:48 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:49 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:49 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:49 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:55:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:55:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:55:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:55:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:55:50 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:55:50 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:55:51 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:55:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:55:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:55:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:55:51 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:55:52 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:55:52 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:55:53 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:55:53 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:55:54 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:55:54 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:55:55 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:55:55 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:55:56 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:55:56 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:55:56 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:55:57 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:55:57 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:55:58 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:55:58 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:55:59 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:55:59 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:56:00 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:56:00 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:56:01 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:56:01 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:56:02 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:56:02 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:56:03 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:56:03 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:56:04 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:56:04 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:56:04 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:56:05 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:56:05 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:56:06 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:56:06 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:56:07 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:56:07 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:56:08 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:56:08 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:56:09 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:56:09 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:56:10 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:56:10 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:56:11 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:11 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:56:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:56:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:56:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:56:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:56:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:56:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:56:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:56:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:56:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:56:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:56:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:56:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:56:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:56:19 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:56:20 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:56:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:56:21 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:21 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:22 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:22 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:22 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:56:23 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:56:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:56:23 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:24 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:24 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:56:25 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:56:25 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:56:26 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:26 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:27 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:27 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:56:28 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:56:28 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:29 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:30 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:56:30 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:56:30 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:31 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:31 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:56:32 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:32 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:32 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:32 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:56:33 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:56:33 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:56:34 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:56:34 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:56:35 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:56:35 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:56:36 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:56:36 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:56:37 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:56:37 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:56:38 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:56:38 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:56:38 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:56:39 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:56:39 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:56:40 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:56:40 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:56:41 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:56:41 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 04:56:42 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 04:56:42 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 04:56:43 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 04:56:43 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 04:56:44 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 04:56:44 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 04:56:45 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 04:56:45 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 04:56:45 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 04:56:46 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 04:56:46 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 04:56:47 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 04:56:47 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 04:56:48 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 04:56:48 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 04:56:49 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 04:56:49 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 04:56:50 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 04:56:50 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 04:56:51 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 04:56:51 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 04:56:52 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 04:56:52 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:52 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:56:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:56:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=7897 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:56:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:56:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:56:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:56:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:56:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:56:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:56:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:56:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:56:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:56:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:56:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:56:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:56:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:56:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:56:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:59 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:56:59 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:56:59 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:56:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:56:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:56:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:56:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=430 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:06 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:06 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:07 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:07 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:08 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:08 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:15 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:22 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:23 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:23 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:24 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:24 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:24 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:25 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:25 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:25 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:26 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:26 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:26 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:57:27 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:27 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:27 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:57:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:57:28 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:29 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:29 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:29 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:57:30 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:57:30 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:31 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:36 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:36 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:36 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:36 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:37 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=444 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=444 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:44 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:44 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:44 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:45 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=445 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:51 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:51 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:52 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:52 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:57:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:57:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:57:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:57:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:57:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:57:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:57:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:57:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:57:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:57:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:57:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:57:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:57:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:57:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:57:59 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:57:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:57:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:57:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:05 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:05 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:06 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:06 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:07 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:07 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:58:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:58:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:08 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:09 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:15 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:15 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:16 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:16 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:17 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:58:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:17 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:58:17 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:18 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=991 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:23 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:24 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:24 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:24 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:24 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:25 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:25 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:25 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:26 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:26 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:26 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:27 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:58:27 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:58:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:28 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:28 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=990 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=990 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=990 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=990 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=990 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=990 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:34 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:34 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:58:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:58:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:58:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:58:37 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:43 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:54 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:58:54 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:58:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:58:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:58:54 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:54 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:58:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:58:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:58:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:58:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:59:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:59:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:59:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:59:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:59:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:59:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:59:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:59:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:59:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:59:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:59:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:59:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:59:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:59:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:06 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:06 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:07 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:07 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:08 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:08 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:09 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:09 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:10 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:10 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:10 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=3, maio=3, ma_len=4 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:11 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:11 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:12 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:12 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:13 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:13 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:59:14 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:14 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:14 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:59:15 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:15 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:15 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:59:16 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:16 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:59:17 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:17 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:17 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:17 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:59:18 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:18 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:18 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:18 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:59:19 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:19 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:19 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:19 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:59:19 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:20 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:20 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:20 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:59:20 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:21 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 04:59:21 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:21 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:59:21 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:21 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:59:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:59:21 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:59:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:59:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:59:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:59:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:59:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:59:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:59:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:59:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:59:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:59:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:59:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:59:27 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:59:27 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:59:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 04:59:27 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:27 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:59:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:59:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:59:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:59:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:59:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:59:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:59:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:59:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=347 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:59:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:59:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 04:59:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:59:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 04:59:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:59:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 04:59:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:59:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 04:59:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 04:59:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 04:59:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 04:59:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 04:59:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 04:59:34 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 04:59:35 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 04:59:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 04:59:36 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 04:59:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 04:59:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 04:59:37 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 04:59:37 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 04:59:38 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 04:59:38 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 04:59:39 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 04:59:39 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 04:59:40 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 04:59:40 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 04:59:41 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 04:59:41 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 04:59:42 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 04:59:42 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 04:59:43 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 04:59:43 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 04:59:43 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 04:59:44 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 04:59:44 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 04:59:45 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 04:59:45 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 04:59:46 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 04:59:46 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 04:59:47 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 04:59:47 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 04:59:48 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 04:59:48 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 04:59:49 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 04:59:49 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 04:59:50 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 04:59:50 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 04:59:51 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 04:59:51 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 04:59:51 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 04:59:52 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 04:59:52 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 04:59:53 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 04:59:53 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 04:59:54 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 04:59:54 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 04:59:55 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 04:59:55 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 04:59:56 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 04:59:56 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 04:59:57 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 04:59:57 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 04:59:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 04:59:58 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 04:59:58 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 04:59:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 04:59:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 04:59:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 04:59:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 04:59:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 04:59:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 04:59:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:00:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:00:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:00:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:00:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:00:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:00:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:00:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:00:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:00:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:00:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:00:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:00:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:00:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:00:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:00:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:00:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:00:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:00:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:00:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:00:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:00:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:00:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:00:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:00:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:00:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:00:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:00:10 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:00:10 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:00:11 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:00:11 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:00:12 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:00:12 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:00:13 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:00:13 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:00:14 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:00:14 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:00:14 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:00:15 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:00:15 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:00:16 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:00:16 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:00:17 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:00:17 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:00:18 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:00:18 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:00:19 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:00:19 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:00:20 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:00:20 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:00:21 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:00:21 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:00:22 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:00:22 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:00:22 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:00:23 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:00:23 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:00:24 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:00:24 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:00:25 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:00:25 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:00:26 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:00:26 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:00:27 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:00:27 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:00:28 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:00:28 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:00:29 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:00:29 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:00:30 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:00:30 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:00:30 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:00:31 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:00:31 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:00:32 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:00:32 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:00:33 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:00:33 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:00:34 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:00:34 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:00:35 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:00:35 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:00:36 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:00:36 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:00:37 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:00:37 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:00:38 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:00:38 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 05:00:38 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 05:00:39 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 05:00:39 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 05:00:40 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 05:00:40 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 05:00:41 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 05:00:41 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 05:00:42 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 05:00:42 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 05:00:43 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 05:00:43 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 05:00:44 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 05:00:44 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 05:00:45 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 05:00:45 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 05:00:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:00:46 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 05:00:46 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 05:00:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:00:46 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 05:00:47 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 05:00:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:00:47 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 05:00:48 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 05:00:48 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 05:00:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:00:49 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 05:00:49 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 05:00:50 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 05:00:50 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 05:00:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:00:51 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 05:00:51 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 05:00:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:00:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:00:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:00:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:00:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:00:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:00:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:00:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:00:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:00:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:00:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:00:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:00:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:00:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:00:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:00:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:00:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:00:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:01:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:01:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:01:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:01:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:01:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:01:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:01:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:01:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:01:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:01:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:01:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:01:02 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:01:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:01:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:02 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:01:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:03 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:01:03 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:01:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:04 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:01:04 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:01:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:01:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:06 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:01:06 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:06 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:01:07 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:01:07 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:01:08 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:01:08 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:01:09 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:01:09 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:01:09 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:10 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:10 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:10 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:01:10 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:01:11 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:01:11 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:01:12 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:01:12 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:01:13 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:01:13 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:14 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:01:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:14 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:01:15 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:01:15 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:01:16 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:01:16 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:01:17 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:01:17 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:17 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:01:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:01:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:01:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:01:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:01:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:01:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:01:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:01:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:01:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:01:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:01:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:01:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:01:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:01:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:01:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:01:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:01:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:24 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:01:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:01:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:25 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:01:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:25 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:01:25 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:01:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:26 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:01:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:27 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:01:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:27 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:01:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:28 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:01:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:28 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:01:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:29 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:01:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:01:29 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:29 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:01:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:30 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:01:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:30 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:01:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:01:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:31 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:01:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:31 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:01:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:32 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:01:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:32 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:01:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:33 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:01:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:33 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:01:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:34 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:01:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:34 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:01:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:35 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:01:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:35 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:01:36 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:01:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:36 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:01:36 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:37 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:01:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:37 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:01:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:37 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:01:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:38 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:01:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:38 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:01:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:39 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:01:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:39 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:01:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:40 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:01:40 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:40 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:01:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:41 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:01:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:41 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:01:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:42 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:01:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:42 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:01:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:43 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:01:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:43 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:01:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:44 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:01:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:44 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:01:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:44 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:01:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:45 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:01:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:45 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:01:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:46 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:01:46 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:46 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:01:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:47 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:01:47 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:47 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:01:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:48 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:01:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:48 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:01:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:49 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:01:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:49 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:01:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:50 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:01:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:50 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:01:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:51 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:01:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:51 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:01:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:52 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:01:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:52 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 05:01:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:52 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 05:01:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:53 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 05:01:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:53 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:01:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:01:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:01:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6719 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:01:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6719 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:01:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6719 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:01:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6719 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:01:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6719 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:01:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6719 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:01:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:01:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:01:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:01:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:01:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:01:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:01:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:01:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:01:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:01:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:01:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:01:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:01:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:01:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:01:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:01:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:01:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:01:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:01:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:02:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:01 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:02:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:02:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:03 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:02:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:04 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:02:04 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:02:05 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:02:05 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:02:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:02:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:02:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:02:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:02:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:02:11 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:12 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:12 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:02:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:13 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:13 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:02:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:13 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:14 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:02:14 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:02:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:15 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:02:15 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:15 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1048 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1048 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1048 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1048 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1048 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1048 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1049 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:02:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:02:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:02:21 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:02:21 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:02:21 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:21 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:21 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:22 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:22 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:02:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:23 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:23 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:24 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:02:24 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:02:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:25 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:02:25 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:25 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:02:26 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:02:26 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:02:27 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1497 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:02:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:02:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:02:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:02:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:02:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:02:33 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:34 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:02:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:35 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:02:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:35 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:35 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:02:36 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:02:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:36 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:02:37 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1054 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:02:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:02:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:02:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:02:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:02:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:02:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:02:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:02:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:02:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:02:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:02:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:02:50 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:02:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:51 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:52 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:02:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:52 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:53 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:02:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:02:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:02:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:02:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:02:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:02:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:02:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:02:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:02:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:02:59 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:02:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:02:59 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:04 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:04 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:05 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:05 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:05 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:05 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:05 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:12 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:12 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=310 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:17 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:03:18 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:18 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:18 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:03:19 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:03:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:19 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:03:20 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:03:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:20 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:03:21 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:03:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:21 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:22 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:22 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1003 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:22 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1004 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:27 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:27 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:27 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:27 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:27 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:27 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:27 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:27 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:27 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:28 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:28 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:28 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=244 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:33 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:03:33 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:34 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:03:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:03:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:35 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:03:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:03:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:36 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:03:37 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1006 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:37 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1007 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:44 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=292 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:49 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:49 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:49 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:49 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:49 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:50 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=293 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:03:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:03:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:03:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:03:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:03:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:03:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:03:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:03:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:03:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:03:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:03:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:03:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:03:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:03:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:03:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:03:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:02 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:04:02 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:03 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:03 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:03 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:03 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=322 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:08 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:08 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:09 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:09 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:09 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:09 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:09 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:15 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:15 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:15 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:15 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:04:15 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:16 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=321 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:22 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:22 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:22 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:23 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:04:24 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:29 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:29 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:30 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:04:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:04:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:31 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:04:32 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:04:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:32 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:04:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:04:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:33 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:04:34 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:04:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:34 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:04:35 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:04:35 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:36 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:36 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:04:37 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:04:37 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:04:37 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:04:38 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:04:38 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:45 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:04:46 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:04:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:46 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:04:46 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:04:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:47 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:04:47 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:04:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:48 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:04:48 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:04:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:49 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:04:49 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:04:50 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:04:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:04:50 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:04:51 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:04:51 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:04:52 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:04:52 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:04:53 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:04:53 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:04:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:04:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:04:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:04:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:04:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:04:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:04:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:04:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:04:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:04:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:04:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:04:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:04:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:04:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:04:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:05:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:05:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:01 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:05:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:05:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:05:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:05:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:03 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:05:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:05:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:03 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:05:04 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:05:04 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:05:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:05:05 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:05 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:05:06 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:05:06 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:05:07 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:05:07 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:05:08 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:05:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:08 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:05:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:05:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:05:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:05:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:05:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:05:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:05:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:05:14 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:05:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:05:15 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:05:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:15 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:05:16 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:05:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:16 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:05:17 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:05:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:17 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:05:18 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:05:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:18 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:05:19 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:05:19 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:05:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:05:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:05:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:05:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:05:20 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:05:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:05:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:05:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:05:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:20 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:05:20 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:05:21 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:05:21 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:05:22 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:05:22 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:05:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:22 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:05:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:05:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:05:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:05:28 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:05:28 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:05:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:05:28 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:05:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:05:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:05:28 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:05:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:29 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:05:29 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:05:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:30 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:05:30 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:05:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:31 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:05:31 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:05:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:32 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:05:32 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:05:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:33 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:05:33 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:05:34 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:05:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:05:34 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD NOHANDOVER 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:05:35 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:05:35 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:05:36 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:05:36 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:05:36 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:05:37 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:05:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:05:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:05:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:05:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:05:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:05:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:05:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:05:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:05:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:05:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:05:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:05:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:05:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:05:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:05:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:05:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:05:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:05:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:05:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:05:48 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:05:49 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:05:49 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:05:50 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:05:50 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:05:51 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:05:51 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:05:52 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:05:52 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:05:53 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:05:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:05:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:05:58 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:05:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:03 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:06:03 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:06:03 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:06:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:06:03 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:06:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:06:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:06:04 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:06:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:04 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:06:05 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:06:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:05 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:06:06 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:06:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:06 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:06:07 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:06:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:07 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:06:07 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:06:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:08 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:06:08 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:06:09 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:06:09 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:06:10 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:06:10 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:06:11 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:06:11 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1866 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:06:22 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:06:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:06:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:06:22 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:06:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:06:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:23 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:06:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:06:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:24 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:06:24 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:06:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:25 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:06:25 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:26 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:06:26 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:06:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:27 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:06:27 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:06:28 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:06:28 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:06:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:06:29 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:06:29 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:06:30 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:30 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:35 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:40 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:06:41 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:06:41 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:06:41 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:06:41 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:06:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:06:41 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:42 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:06:42 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:06:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:42 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:06:43 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:06:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:43 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:06:44 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:06:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:44 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:06:45 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:06:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:45 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:06:46 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:06:46 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:06:47 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:06:47 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:06:48 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:06:48 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:06:49 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:49 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:06:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1859 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1859 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:49 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1859 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:54 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:54 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:06:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:06:59 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:06:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:06:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:06:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:06:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:06:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:06:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:07:00 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:07:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:07:01 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:07:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:01 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:07:02 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:07:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:02 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:07:03 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:07:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:03 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:07:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:07:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:04 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:07:04 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:07:05 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:07:05 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:07:06 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:07:06 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:07:07 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:07:07 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:07:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:07:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:12 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:07:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:07:17 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:17 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:07:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:07:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:07:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:07:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:07:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:07:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:07:18 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:07:19 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:07:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:07:20 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:07:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:21 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:07:21 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:07:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:22 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:07:22 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:07:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:23 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:07:23 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:07:24 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:07:24 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:07:24 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:07:25 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:07:25 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:07:26 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:07:26 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:07:27 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:07:27 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:07:28 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:07:28 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:07:29 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:07:29 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:07:30 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:07:30 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:07:31 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:07:31 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:07:31 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:07:32 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:07:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:07:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3171 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:07:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3171 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:07:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3171 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:07:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:37 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:07:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:07:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:07:43 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:07:43 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:07:43 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:07:43 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:07:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:07:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:07:43 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:07:44 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:07:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:07:45 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:07:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:07:46 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:07:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:07:47 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:07:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:07:48 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:07:48 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:07:49 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:07:49 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:07:50 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:07:50 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:07:51 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:07:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:07:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:07:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:07:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:07:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:08:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:08:01 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:08:01 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:08:01 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:08:01 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:08:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:08:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:08:02 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:08:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:02 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:08:03 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:08:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:03 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:08:04 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:08:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:04 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:08:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:08:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:05 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:08:05 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:08:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:06 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:08:06 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:08:07 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:08:07 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:08:08 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:08:08 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:08:09 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:08:09 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:08:10 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:08:10 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:08:11 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:08:11 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:08:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2299 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2299 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2300 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:08:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:16 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:08:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:08:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:08:21 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:21 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:08:22 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:08:22 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:08:22 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:08:22 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:08:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:08:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:08:22 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:23 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:08:23 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:08:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:24 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:08:24 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:08:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:25 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:08:25 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:08:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:26 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:08:26 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:08:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:27 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:08:27 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:08:28 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:08:28 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:08:28 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:08:29 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:08:29 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:08:30 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:08:30 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:08:31 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:08:31 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:08:32 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:08:32 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:08:33 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:08:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:08:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:08:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:08:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:08:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:08:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:08:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:08:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:08:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:08:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:08:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:08:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:08:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:08:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:08:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:08:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:08:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:08:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:44 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:08:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:08:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:45 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:08:46 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:08:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:46 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:08:47 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:08:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:47 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:08:48 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:08:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:08:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:08:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:08:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:08:48 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:08:49 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:08:49 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:08:50 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:08:50 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:08:51 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:08:51 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:08:52 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:08:52 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:08:52 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:08:53 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:08:53 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:08:54 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:08:54 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:08:55 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:08:55 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:08:56 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:08:56 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:08:57 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:08:57 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:08:58 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:08:58 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:08:59 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:08:59 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:09:00 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:09:00 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:09:00 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:09:01 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:09:01 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:09:02 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:09:02 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:09:03 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:09:03 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:09:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:04 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:09 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:09 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:09 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:09 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:09:09 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:09 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:09:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:09:14 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:14 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:09:14 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:09:14 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:09:14 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:09:14 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:09:15 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:09:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:15 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:09:16 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:09:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:16 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:09:17 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:09:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:17 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:09:18 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:09:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:18 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:09:18 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:09:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:19 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:09:19 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:09:20 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:09:20 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:09:21 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:09:21 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:09:22 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:09:22 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:09:23 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:09:23 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:09:24 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:09:24 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:09:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:09:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:09:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:09:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:09:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:09:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:09:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:09:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:09:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:09:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:09:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:09:36 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:09:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:09:37 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:09:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:09:38 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:09:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:09:39 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:09:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:40 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:09:40 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:09:40 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:09:41 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:09:41 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:09:42 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:09:42 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:09:43 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:09:43 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:09:44 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:09:44 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:09:45 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:09:45 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:09:46 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:09:46 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:09:47 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:47 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:09:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2721 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:09:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2721 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:09:47 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2721 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:09:52 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:09:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:09:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:09:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:09:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:09:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:09:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:09:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:09:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:09:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:09:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:09:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:09:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:09:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:09:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:09:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:09:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:09:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:09:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:09:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:09:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:09:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:09:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:10:00 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:10:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:10:01 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:10:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:10:02 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:10:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:10:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:10:03 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:10:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:10:04 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:10:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:10:05 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:10:05 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:10:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:10:06 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:10:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:10:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:10:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:10:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:10:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:10:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1863 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:10:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:10:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:10:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:10:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:10:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:10:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:10:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:10:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:10:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:10:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:10:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:10:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:10:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:10:19 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:10:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:10:20 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:10:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:10:21 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:10:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:10:22 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:10:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:10:23 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:10:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:10:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:10:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:10:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:10:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:10:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:10:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:10:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:10:35 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:10:35 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:10:35 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:10:35 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:10:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:10:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:10:35 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:36 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:10:36 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:10:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:37 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:10:37 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:10:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:38 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:10:38 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:10:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:39 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:10:39 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:10:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:39 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:10:40 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:10:40 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:10:41 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:10:41 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:10:42 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:10:42 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:10:43 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:10:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:10:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:10:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:48 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:10:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:10:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:10:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:10:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:10:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:10:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:10:53 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:10:53 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:10:53 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:10:54 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:10:54 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:10:54 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:10:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:10:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:10:54 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:10:54 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:54 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:10:55 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:10:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:55 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:10:56 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:10:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:56 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:10:57 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:10:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:57 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:10:58 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:10:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:10:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:10:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:10:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:10:58 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:10:59 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:10:59 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:11:00 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:11:00 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:11:01 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:11:01 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:11:01 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:11:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:11:02 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:02 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:11:07 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:11:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:11:12 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:11:12 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:11:12 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:11:12 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:11:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:11:12 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:11:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:13 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:11:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:11:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:14 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:11:14 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:11:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:15 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:11:15 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:11:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:16 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:11:16 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:11:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:17 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:11:17 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:11:18 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:11:18 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:11:19 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:11:19 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:11:20 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:11:20 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:11:21 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:11:21 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:11:21 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:11:22 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:11:22 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:11:23 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:11:23 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:11:24 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:11:24 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:11:25 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:11:25 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:11:26 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:11:26 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:11:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:11:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:11:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:31 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:11:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:11:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:11:36 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:36 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:11:37 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:11:37 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:11:37 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:11:37 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:11:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:11:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:11:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:37 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:38 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:11:38 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:11:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:39 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:11:39 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:11:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:40 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:11:40 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:11:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:41 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:11:41 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:11:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:41 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:11:42 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:11:42 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:11:43 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:11:43 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:11:44 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:11:44 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:11:45 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:11:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:11:45 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:11:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:11:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:11:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=1864 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:11:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:11:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:11:55 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:11:55 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:11:55 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:11:55 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:11:55 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:11:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:11:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:11:56 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:11:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:56 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:11:57 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:11:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:57 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:11:58 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:11:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:58 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:11:59 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:11:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:11:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:11:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:11:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:11:59 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:12:00 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:12:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:00 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:12:01 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:12:01 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:12:02 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:12:02 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:12:02 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:12:03 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:12:03 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:12:04 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:12:04 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:12:05 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:12:05 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:12:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:06 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:12:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2298 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2298 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:06 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2298 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:11 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:11 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:11 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:11 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:12:11 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:11 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:12:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:12:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:12:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:12:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:12:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:12:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:12:16 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=2, maio=0, ma_len=2 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:12:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:12:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:12:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:12:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:12:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:12:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:12:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:12:19 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:12:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:12:20 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:12:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:12:21 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:12:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:12:22 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:12:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:12:23 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:12:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:12:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:12:25 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:12:25 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:12:25 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:12:26 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:12:26 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:12:27 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:12:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:12:27 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:12:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:12:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:12:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:12:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:12:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:12:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:12:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:12:38 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:12:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:12:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:12:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:40 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:12:40 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:12:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:41 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:12:41 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:12:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:42 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:12:42 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:42 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:12:43 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:12:43 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:12:44 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:12:44 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:12:45 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:12:45 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:12:46 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:12:46 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:12:47 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:12:47 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:12:48 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:48 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2280 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:12:53 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:12:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:12:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:12:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:12:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:12:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:12:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:12:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:12:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:12:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:12:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:12:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:12:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:12:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:12:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:12:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:12:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:12:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:12:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:12:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:12:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:13:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:13:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:13:01 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:13:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:13:02 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:13:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:02 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:13:03 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:13:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:03 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:13:04 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:13:04 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:13:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:13:05 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:13:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:13:06 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:13:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:13:07 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:13:07 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:13:08 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:13:08 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:13:09 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:13:09 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:13:10 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:13:10 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:10 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:13:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:13:15 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:15 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:13:16 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:13:16 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:13:16 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:13:16 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:13:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:13:16 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:17 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:13:17 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:13:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:18 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:13:18 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:13:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:19 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:13:19 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:13:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:20 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:13:20 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:13:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:21 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:13:21 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:13:22 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:13:22 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:13:23 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:13:23 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:13:23 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:13:24 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:13:24 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:13:25 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:13:25 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:13:26 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:13:26 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:13:27 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=2519 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:13:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:13:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:13:33 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:13:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:13:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:13:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:13:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:13:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:34 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:13:34 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:13:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:34 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:13:35 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:13:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:35 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:13:36 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:13:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:36 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:13:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:37 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:13:38 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:13:38 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:13:39 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:13:39 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:13:40 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:13:40 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:13:41 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:13:42 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:13:43 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:13:43 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:13:44 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:13:45 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:13:45 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:13:46 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:13:46 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:13:47 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:13:47 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:13:48 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:48 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:48 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3386 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:13:53 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:13:53 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:13:53 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:13:53 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:13:53 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:13:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:13:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:13:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:13:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:13:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:13:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:13:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:13:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:13:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:13:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:13:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:13:59 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:13:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:13:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:14:00 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:14:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:01 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:14:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:14:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:14:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:01 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:14:06 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:14:06 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:14:06 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:14:06 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:14:06 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:14:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:14:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:14:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:07 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:14:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:14:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:14:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:08 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:14:08 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:14:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:09 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:14:09 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:14:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:10 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:14:10 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:11 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:14:11 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:11 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:14:12 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:14:12 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:14:13 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:14:13 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:14:14 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:14:14 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:14:15 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:14:15 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:14:15 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:14:16 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:16 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:16 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:14:17 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:14:17 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:14:18 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:14:18 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:14:19 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:14:19 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:14:20 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:14:20 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:14:21 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:14:21 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:14:21 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:14:22 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:14:23 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:14:24 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:14:24 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:14:25 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:14:25 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:14:26 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:14:26 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:14:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:14:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:26 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4517 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:14:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:14:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:14:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:14:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:14:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:14:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:14:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:14:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:14:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:14:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:14:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:14:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:14:32 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:14:32 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:14:32 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:33 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:14:33 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:14:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:14:34 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:14:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:35 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:14:35 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:14:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:36 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:14:36 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:14:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:37 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:14:37 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:37 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:14:38 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:14:39 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:14:40 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:14:40 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:14:41 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:14:41 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:42 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:42 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:14:43 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:14:43 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:14:44 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:14:44 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:14:45 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:14:46 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:14:46 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:14:47 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:47 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:14:48 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:14:48 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:14:49 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:14:50 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:14:50 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:14:51 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:14:51 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:14:52 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:14:52 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:52 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:14:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:14:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:14:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:14:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:14:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:14:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:14:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:14:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:14:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:14:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:14:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:14:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:14:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:14:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:14:58 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:14:58 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:14:58 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:58 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:14:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:14:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:14:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:14:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:59 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:14:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:14:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:00 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:15:00 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:15:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:01 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:15:01 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:15:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:02 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:15:02 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:15:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:03 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:15:03 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:03 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:15:04 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:15:04 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:15:05 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:15:05 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:15:06 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:15:06 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:15:07 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:15:07 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:15:08 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:08 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:08 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:15:09 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:15:09 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:15:10 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:15:11 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:15:12 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:15:12 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:15:13 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:15:13 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:13 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:15:14 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:15:14 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:15:15 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:15:15 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:15:16 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:15:17 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:15:18 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:18 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:15:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:15:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:15:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:15:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:15:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:15:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:15:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:15:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:15:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:15:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:15:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:15:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:15:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:23 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:15:24 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:15:24 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:15:24 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:15:24 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:24 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:25 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:15:25 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:15:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:15:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:26 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:15:27 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:15:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:27 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:15:28 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:15:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:28 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:29 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:15:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:29 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:15:30 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:15:31 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:15:32 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:15:32 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:15:33 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:34 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:34 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:15:34 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:15:35 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:15:35 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:15:36 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:15:36 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:15:37 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:15:38 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:15:39 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:15:39 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:39 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:15:40 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:15:40 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:15:41 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:15:42 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:15:42 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:15:43 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:15:43 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:15:44 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:44 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:15:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:15:44 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:44 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4525 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:15:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:15:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:15:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:15:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:15:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:15:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:15:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:15:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:15:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:15:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:15:49 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:49 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:15:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:15:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:15:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:15:50 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:50 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:15:51 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:15:51 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:51 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:52 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:15:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:15:52 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:15:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=583 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=583 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:52 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=583 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:15:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:15:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:15:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:15:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:15:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:15:57 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:15:57 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:57 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:15:57 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:15:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:15:58 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:15:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:58 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:15:59 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:15:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:15:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:15:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:15:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:15:59 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:16:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:16:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:16:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:16:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:16:00 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:16:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:16:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:16:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:16:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:16:01 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:16:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:16:02 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:16:02 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:16:03 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:16:03 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:16:04 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:16:04 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:16:05 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:16:05 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:16:06 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:16:06 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:16:07 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:16:07 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:16:08 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:16:09 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:16:09 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:16:09 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:16:10 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:16:10 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:16:11 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:16:11 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:16:12 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:16:12 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:16:13 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:16:13 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:16:14 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:16:14 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:16:15 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:16:16 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:16:17 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:16:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:16:17 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:16:17 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:18 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:16:18 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:16:19 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:16:19 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:16:20 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:16:20 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:16:21 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:16:21 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:16:22 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:16:23 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:16:24 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:16:24 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:16:24 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:16:25 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:16:25 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:16:26 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:16:26 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 05:16:27 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 05:16:27 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 05:16:28 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 05:16:28 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 05:16:29 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 05:16:29 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 05:16:30 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 05:16:30 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 05:16:31 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 05:16:31 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 05:16:31 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 05:16:32 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 05:16:32 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 05:16:33 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 05:16:33 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 05:16:34 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 05:16:34 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 05:16:35 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 05:16:35 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 05:16:36 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 05:16:36 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 05:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 05:16:37 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 05:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:16:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:16:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:16:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:38 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 05:16:38 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 05:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 05:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 05:16:39 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 05:16:40 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 05:16:40 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 05:16:41 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 05:16:41 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 05:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 05:16:42 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 05:16:43 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 05:16:43 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 05:16:44 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 05:16:44 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 05:16:45 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 05:16:45 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 05:16:46 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 05:16:46 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 05:16:46 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 05:16:47 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 05:16:47 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 05:16:48 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 05:16:48 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 05:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 05:16:49 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 05:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 05:16:50 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 05:16:51 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 05:16:51 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 05:16:52 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 05:16:52 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 05:16:53 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 05:16:53 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 05:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 05:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 05:16:54 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 05:16:55 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 05:16:55 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 05:16:56 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 05:16:56 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 05:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 05:16:57 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:16:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:16:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:16:58 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 05:16:58 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 05:16:59 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 05:16:59 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 05:17:00 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 05:17:00 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 05:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 05:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 05:17:01 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 05:17:02 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 05:17:02 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 05:17:03 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 05:17:03 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 05:17:04 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 05:17:04 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 05:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 05:17:05 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 05:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 05:17:06 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 05:17:07 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 05:17:07 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 05:17:08 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 05:17:08 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 05:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 05:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 05:17:09 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 05:17:10 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 05:17:10 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 05:17:11 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 05:17:11 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 05:17:12 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 05:17:12 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 05:17:13 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 05:17:13 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 05:17:14 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 05:17:14 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 05:17:15 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 05:17:15 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 05:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 05:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 05:17:16 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 05:17:17 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 05:17:17 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:18 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:17:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:17:18 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:17:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=17587 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:17:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=17587 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:17:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=17587 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:17:18 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=17587 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:17:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:17:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:17:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:17:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:17:23 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:17:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:17:23 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:17:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:17:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:17:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:17:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:17:28 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:17:28 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:17:28 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:17:28 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:28 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:29 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:30 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:30 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:30 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:30 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:17:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:17:31 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:17:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:32 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:17:32 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:33 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:17:33 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:17:34 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:17:34 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:17:35 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:35 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:17:36 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:17:37 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:17:38 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:38 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:38 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:17:38 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:17:39 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:17:39 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:17:40 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:17:40 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:40 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:41 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:41 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:17:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:41 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:17:41 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:17:42 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:17:42 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:17:43 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:17:43 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:43 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:17:44 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:17:45 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:17:45 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:17:46 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:17:46 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:46 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:17:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:17:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:17:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:17:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:17:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:17:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:17:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:17:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:17:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:17:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:17:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:17:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:17:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:17:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:17:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:17:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:52 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:17:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:53 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:17:54 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:17:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:54 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:17:55 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:55 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:55 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:17:56 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:17:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:17:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:17:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:17:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:17:56 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:17:57 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:17:57 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:17:58 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:58 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:17:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:17:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:17:58 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:17:59 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:18:00 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:18:00 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:18:01 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:01 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:18:02 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:18:02 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:18:03 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:18:03 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:18:04 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:18:04 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:05 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:18:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:18:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:18:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:18:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:18:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:18:10 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:18:10 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:18:10 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:18:10 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:18:11 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:11 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:11 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:18:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:18:12 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:18:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:13 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:18:13 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:14 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:18:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:14 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:18:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:15 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:18:15 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:18:16 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:18:16 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:18:17 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:17 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:17 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:18:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:18:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:18:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:18:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:18:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:18:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:18:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:18:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:18:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:18:22 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:22 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:18:23 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:18:23 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:18:23 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:23 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:23 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:23 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:18:24 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:18:24 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:24 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:18:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:25 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:18:26 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:26 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:18:27 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:18:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:27 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:18:28 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:18:28 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:18:29 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:18:29 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:18:30 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:18:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:18:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:18:31 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:18:32 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:18:32 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:18:33 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:18:33 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:18:34 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:18:34 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:18:35 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:18:35 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:18:36 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:18:36 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:18:37 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:18:38 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:18:38 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:18:39 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:18:39 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:18:39 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:18:40 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:18:40 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:18:41 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:18:41 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:18:42 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:18:42 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:18:43 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:18:43 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:18:44 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:18:44 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:18:45 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:18:45 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:18:46 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:18:46 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:18:46 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:18:47 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:18:47 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:18:48 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:18:48 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:18:49 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:18:49 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:18:50 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:18:50 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:18:51 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:18:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:18:51 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:18:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:18:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:18:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:18:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:18:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:18:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:18:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:18:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:18:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:18:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:18:57 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:18:57 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:18:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:18:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:18:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:19:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:19:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:19:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:19:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:19:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:19:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:19:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:19:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:19:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:19:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:19:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:19:03 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:19:03 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:19:03 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:19:03 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:03 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:19:03 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:04 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:19:04 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:04 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:19:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:19:06 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:19:06 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:06 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:19:07 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:19:07 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:19:08 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:19:08 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:19:09 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:19:09 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:19:10 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:19:10 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:19:11 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:19:11 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:19:12 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:19:13 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:19:13 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:19:14 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:19:14 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:19:15 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:19:15 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:19:16 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:19:16 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:19:17 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:19:17 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:19:18 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:19:18 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:19:19 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:19:20 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:19:21 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:19:21 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:19:22 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:19:22 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:19:23 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:19:23 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:19:24 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:19:24 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:19:25 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:19:25 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:19:26 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:19:26 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:26 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:19:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:19:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:19:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:19:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:19:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:19:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:19:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:19:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:19:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:19:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:19:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:19:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:19:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:19:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:19:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:19:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:19:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:19:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:19:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:19:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:19:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:19:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:19:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:19:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:19:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:19:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:19:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:19:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:19:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:19:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:19:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:19:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:38 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:19:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:19:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:40 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:19:40 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:19:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:19:41 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:41 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:19:41 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:19:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:19:42 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:19:42 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:19:43 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:19:43 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:44 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:19:44 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:19:45 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:19:45 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:19:45 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:19:46 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:19:46 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:19:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:19:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:19:47 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:19:47 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:19:47 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:19:48 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:19:48 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:19:49 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:19:49 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:19:50 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:19:50 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:19:51 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:19:51 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:19:52 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:19:52 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:19:52 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:19:53 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:19:53 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:19:54 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:19:54 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:19:55 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:19:55 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:19:56 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:19:56 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:19:57 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:19:57 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:19:58 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:19:58 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:19:59 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:19:59 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:20:00 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:20:00 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:20:00 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:20:01 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:20:01 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:20:02 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:20:02 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:20:03 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:20:03 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:20:04 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:20:04 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:20:05 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:20:05 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:20:06 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:20:06 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:20:07 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:07 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:20:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:20:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6381 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:20:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:20:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:20:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:20:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:20:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:20:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:20:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:20:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:20:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:20:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:20:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:20:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:20:13 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:20:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:20:13 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:20:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:20:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:20:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:20:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:20:18 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:18 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:20:18 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:20:18 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:20:18 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:18 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:20:19 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:20:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:19 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:20:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:20:20 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:20 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:20 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:20:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:20:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:20:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:20:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:20:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:20:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:20:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:20:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:20:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:20:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:20:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:20:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:20:25 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:20:25 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:20:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:20:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:20:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:27 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:20:27 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:20:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:28 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:20:28 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:20:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:29 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:20:29 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:20:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:30 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:20:30 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:20:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:20:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:20:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:20:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:20:31 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:20:31 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:20:32 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:20:32 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:20:32 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:20:33 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:20:33 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:20:34 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:20:34 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:20:35 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:20:35 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:20:36 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:20:36 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:20:37 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:20:37 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:20:38 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:20:38 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:20:39 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:20:39 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:20:40 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:20:40 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:20:40 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:20:41 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:20:41 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:20:42 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:20:42 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:20:43 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:20:43 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:20:44 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:20:44 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:20:45 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:20:45 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:20:46 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:20:46 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:20:47 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:20:47 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:20:48 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:20:49 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:20:49 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:20:50 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:20:50 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:20:51 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:20:51 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:20:52 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:20:52 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:20:53 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:20:53 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:20:54 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:20:54 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:20:55 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:20:55 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 05:20:55 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 05:20:56 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 05:20:56 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 05:20:57 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 05:20:57 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 05:20:58 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 05:20:58 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 05:20:59 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:20:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:20:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:20:59 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:20:59 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 05:21:00 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 05:21:00 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 05:21:01 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 05:21:01 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 05:21:02 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 05:21:02 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 05:21:03 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 05:21:03 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 05:21:03 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 05:21:04 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 05:21:04 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 05:21:05 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 05:21:05 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 05:21:06 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 05:21:06 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 05:21:07 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 05:21:07 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 05:21:08 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 05:21:08 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 05:21:09 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 05:21:09 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 05:21:10 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 05:21:10 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 05:21:10 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 05:21:11 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 05:21:11 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 05:21:12 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 05:21:12 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 05:21:13 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 05:21:13 [DEBUG] clck_gen.py:102 IND CLOCK 10404 2024-12-05 05:21:14 [DEBUG] clck_gen.py:102 IND CLOCK 10506 2024-12-05 05:21:14 [DEBUG] clck_gen.py:102 IND CLOCK 10608 2024-12-05 05:21:15 [DEBUG] clck_gen.py:102 IND CLOCK 10710 2024-12-05 05:21:15 [DEBUG] clck_gen.py:102 IND CLOCK 10812 2024-12-05 05:21:16 [DEBUG] clck_gen.py:102 IND CLOCK 10914 2024-12-05 05:21:16 [DEBUG] clck_gen.py:102 IND CLOCK 11016 2024-12-05 05:21:17 [DEBUG] clck_gen.py:102 IND CLOCK 11118 2024-12-05 05:21:17 [DEBUG] clck_gen.py:102 IND CLOCK 11220 2024-12-05 05:21:18 [DEBUG] clck_gen.py:102 IND CLOCK 11322 2024-12-05 05:21:18 [DEBUG] clck_gen.py:102 IND CLOCK 11424 2024-12-05 05:21:18 [DEBUG] clck_gen.py:102 IND CLOCK 11526 2024-12-05 05:21:19 [DEBUG] clck_gen.py:102 IND CLOCK 11628 2024-12-05 05:21:19 [DEBUG] clck_gen.py:102 IND CLOCK 11730 2024-12-05 05:21:20 [DEBUG] clck_gen.py:102 IND CLOCK 11832 2024-12-05 05:21:20 [DEBUG] clck_gen.py:102 IND CLOCK 11934 2024-12-05 05:21:21 [DEBUG] clck_gen.py:102 IND CLOCK 12036 2024-12-05 05:21:21 [DEBUG] clck_gen.py:102 IND CLOCK 12138 2024-12-05 05:21:22 [DEBUG] clck_gen.py:102 IND CLOCK 12240 2024-12-05 05:21:22 [DEBUG] clck_gen.py:102 IND CLOCK 12342 2024-12-05 05:21:23 [DEBUG] clck_gen.py:102 IND CLOCK 12444 2024-12-05 05:21:23 [DEBUG] clck_gen.py:102 IND CLOCK 12546 2024-12-05 05:21:24 [DEBUG] clck_gen.py:102 IND CLOCK 12648 2024-12-05 05:21:24 [DEBUG] clck_gen.py:102 IND CLOCK 12750 2024-12-05 05:21:25 [DEBUG] clck_gen.py:102 IND CLOCK 12852 2024-12-05 05:21:25 [DEBUG] clck_gen.py:102 IND CLOCK 12954 2024-12-05 05:21:25 [DEBUG] clck_gen.py:102 IND CLOCK 13056 2024-12-05 05:21:26 [DEBUG] clck_gen.py:102 IND CLOCK 13158 2024-12-05 05:21:26 [DEBUG] clck_gen.py:102 IND CLOCK 13260 2024-12-05 05:21:27 [DEBUG] clck_gen.py:102 IND CLOCK 13362 2024-12-05 05:21:27 [DEBUG] clck_gen.py:102 IND CLOCK 13464 2024-12-05 05:21:28 [DEBUG] clck_gen.py:102 IND CLOCK 13566 2024-12-05 05:21:28 [DEBUG] clck_gen.py:102 IND CLOCK 13668 2024-12-05 05:21:29 [DEBUG] clck_gen.py:102 IND CLOCK 13770 2024-12-05 05:21:29 [DEBUG] clck_gen.py:102 IND CLOCK 13872 2024-12-05 05:21:30 [DEBUG] clck_gen.py:102 IND CLOCK 13974 2024-12-05 05:21:30 [DEBUG] clck_gen.py:102 IND CLOCK 14076 2024-12-05 05:21:31 [DEBUG] clck_gen.py:102 IND CLOCK 14178 2024-12-05 05:21:31 [DEBUG] clck_gen.py:102 IND CLOCK 14280 2024-12-05 05:21:32 [DEBUG] clck_gen.py:102 IND CLOCK 14382 2024-12-05 05:21:32 [DEBUG] clck_gen.py:102 IND CLOCK 14484 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:21:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:21:32 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:21:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:21:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:21:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:21:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:21:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:21:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:21:33 [DEBUG] clck_gen.py:102 IND CLOCK 14586 2024-12-05 05:21:33 [DEBUG] clck_gen.py:102 IND CLOCK 14688 2024-12-05 05:21:33 [DEBUG] clck_gen.py:102 IND CLOCK 14790 2024-12-05 05:21:34 [DEBUG] clck_gen.py:102 IND CLOCK 14892 2024-12-05 05:21:34 [DEBUG] clck_gen.py:102 IND CLOCK 14994 2024-12-05 05:21:35 [DEBUG] clck_gen.py:102 IND CLOCK 15096 2024-12-05 05:21:35 [DEBUG] clck_gen.py:102 IND CLOCK 15198 2024-12-05 05:21:36 [DEBUG] clck_gen.py:102 IND CLOCK 15300 2024-12-05 05:21:36 [DEBUG] clck_gen.py:102 IND CLOCK 15402 2024-12-05 05:21:37 [DEBUG] clck_gen.py:102 IND CLOCK 15504 2024-12-05 05:21:37 [DEBUG] clck_gen.py:102 IND CLOCK 15606 2024-12-05 05:21:38 [DEBUG] clck_gen.py:102 IND CLOCK 15708 2024-12-05 05:21:38 [DEBUG] clck_gen.py:102 IND CLOCK 15810 2024-12-05 05:21:39 [DEBUG] clck_gen.py:102 IND CLOCK 15912 2024-12-05 05:21:39 [DEBUG] clck_gen.py:102 IND CLOCK 16014 2024-12-05 05:21:40 [DEBUG] clck_gen.py:102 IND CLOCK 16116 2024-12-05 05:21:40 [DEBUG] clck_gen.py:102 IND CLOCK 16218 2024-12-05 05:21:41 [DEBUG] clck_gen.py:102 IND CLOCK 16320 2024-12-05 05:21:41 [DEBUG] clck_gen.py:102 IND CLOCK 16422 2024-12-05 05:21:41 [DEBUG] clck_gen.py:102 IND CLOCK 16524 2024-12-05 05:21:42 [DEBUG] clck_gen.py:102 IND CLOCK 16626 2024-12-05 05:21:42 [DEBUG] clck_gen.py:102 IND CLOCK 16728 2024-12-05 05:21:43 [DEBUG] clck_gen.py:102 IND CLOCK 16830 2024-12-05 05:21:43 [DEBUG] clck_gen.py:102 IND CLOCK 16932 2024-12-05 05:21:44 [DEBUG] clck_gen.py:102 IND CLOCK 17034 2024-12-05 05:21:44 [DEBUG] clck_gen.py:102 IND CLOCK 17136 2024-12-05 05:21:45 [DEBUG] clck_gen.py:102 IND CLOCK 17238 2024-12-05 05:21:45 [DEBUG] clck_gen.py:102 IND CLOCK 17340 2024-12-05 05:21:46 [DEBUG] clck_gen.py:102 IND CLOCK 17442 2024-12-05 05:21:46 [DEBUG] clck_gen.py:102 IND CLOCK 17544 2024-12-05 05:21:47 [DEBUG] clck_gen.py:102 IND CLOCK 17646 2024-12-05 05:21:47 [DEBUG] clck_gen.py:102 IND CLOCK 17748 2024-12-05 05:21:48 [DEBUG] clck_gen.py:102 IND CLOCK 17850 2024-12-05 05:21:48 [DEBUG] clck_gen.py:102 IND CLOCK 17952 2024-12-05 05:21:48 [DEBUG] clck_gen.py:102 IND CLOCK 18054 2024-12-05 05:21:49 [DEBUG] clck_gen.py:102 IND CLOCK 18156 2024-12-05 05:21:49 [DEBUG] clck_gen.py:102 IND CLOCK 18258 2024-12-05 05:21:50 [DEBUG] clck_gen.py:102 IND CLOCK 18360 2024-12-05 05:21:50 [DEBUG] clck_gen.py:102 IND CLOCK 18462 2024-12-05 05:21:51 [DEBUG] clck_gen.py:102 IND CLOCK 18564 2024-12-05 05:21:51 [DEBUG] clck_gen.py:102 IND CLOCK 18666 2024-12-05 05:21:52 [DEBUG] clck_gen.py:102 IND CLOCK 18768 2024-12-05 05:21:52 [DEBUG] clck_gen.py:102 IND CLOCK 18870 2024-12-05 05:21:53 [DEBUG] clck_gen.py:102 IND CLOCK 18972 2024-12-05 05:21:53 [DEBUG] clck_gen.py:102 IND CLOCK 19074 2024-12-05 05:21:54 [DEBUG] clck_gen.py:102 IND CLOCK 19176 2024-12-05 05:21:54 [DEBUG] clck_gen.py:102 IND CLOCK 19278 2024-12-05 05:21:55 [DEBUG] clck_gen.py:102 IND CLOCK 19380 2024-12-05 05:21:55 [DEBUG] clck_gen.py:102 IND CLOCK 19482 2024-12-05 05:21:56 [DEBUG] clck_gen.py:102 IND CLOCK 19584 2024-12-05 05:21:56 [DEBUG] clck_gen.py:102 IND CLOCK 19686 2024-12-05 05:21:56 [DEBUG] clck_gen.py:102 IND CLOCK 19788 2024-12-05 05:21:57 [DEBUG] clck_gen.py:102 IND CLOCK 19890 2024-12-05 05:21:57 [DEBUG] clck_gen.py:102 IND CLOCK 19992 2024-12-05 05:21:58 [DEBUG] clck_gen.py:102 IND CLOCK 20094 2024-12-05 05:21:58 [DEBUG] clck_gen.py:102 IND CLOCK 20196 2024-12-05 05:21:59 [DEBUG] clck_gen.py:102 IND CLOCK 20298 2024-12-05 05:21:59 [DEBUG] clck_gen.py:102 IND CLOCK 20400 2024-12-05 05:22:00 [DEBUG] clck_gen.py:102 IND CLOCK 20502 2024-12-05 05:22:00 [DEBUG] clck_gen.py:102 IND CLOCK 20604 2024-12-05 05:22:01 [DEBUG] clck_gen.py:102 IND CLOCK 20706 2024-12-05 05:22:01 [DEBUG] clck_gen.py:102 IND CLOCK 20808 2024-12-05 05:22:02 [DEBUG] clck_gen.py:102 IND CLOCK 20910 2024-12-05 05:22:02 [DEBUG] clck_gen.py:102 IND CLOCK 21012 2024-12-05 05:22:03 [DEBUG] clck_gen.py:102 IND CLOCK 21114 2024-12-05 05:22:03 [DEBUG] clck_gen.py:102 IND CLOCK 21216 2024-12-05 05:22:03 [DEBUG] clck_gen.py:102 IND CLOCK 21318 2024-12-05 05:22:04 [DEBUG] clck_gen.py:102 IND CLOCK 21420 2024-12-05 05:22:04 [DEBUG] clck_gen.py:102 IND CLOCK 21522 2024-12-05 05:22:05 [DEBUG] clck_gen.py:102 IND CLOCK 21624 2024-12-05 05:22:05 [DEBUG] clck_gen.py:102 IND CLOCK 21726 2024-12-05 05:22:06 [DEBUG] clck_gen.py:102 IND CLOCK 21828 2024-12-05 05:22:06 [DEBUG] clck_gen.py:102 IND CLOCK 21930 2024-12-05 05:22:07 [DEBUG] clck_gen.py:102 IND CLOCK 22032 2024-12-05 05:22:07 [DEBUG] clck_gen.py:102 IND CLOCK 22134 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:22:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:22:08 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:08 [DEBUG] clck_gen.py:102 IND CLOCK 22236 2024-12-05 05:22:08 [DEBUG] clck_gen.py:102 IND CLOCK 22338 2024-12-05 05:22:09 [DEBUG] clck_gen.py:102 IND CLOCK 22440 2024-12-05 05:22:09 [DEBUG] clck_gen.py:102 IND CLOCK 22542 2024-12-05 05:22:10 [DEBUG] clck_gen.py:102 IND CLOCK 22644 2024-12-05 05:22:10 [DEBUG] clck_gen.py:102 IND CLOCK 22746 2024-12-05 05:22:11 [DEBUG] clck_gen.py:102 IND CLOCK 22848 2024-12-05 05:22:11 [DEBUG] clck_gen.py:102 IND CLOCK 22950 2024-12-05 05:22:11 [DEBUG] clck_gen.py:102 IND CLOCK 23052 2024-12-05 05:22:12 [DEBUG] clck_gen.py:102 IND CLOCK 23154 2024-12-05 05:22:12 [DEBUG] clck_gen.py:102 IND CLOCK 23256 2024-12-05 05:22:13 [DEBUG] clck_gen.py:102 IND CLOCK 23358 2024-12-05 05:22:13 [DEBUG] clck_gen.py:102 IND CLOCK 23460 2024-12-05 05:22:14 [DEBUG] clck_gen.py:102 IND CLOCK 23562 2024-12-05 05:22:14 [DEBUG] clck_gen.py:102 IND CLOCK 23664 2024-12-05 05:22:15 [DEBUG] clck_gen.py:102 IND CLOCK 23766 2024-12-05 05:22:15 [DEBUG] clck_gen.py:102 IND CLOCK 23868 2024-12-05 05:22:16 [DEBUG] clck_gen.py:102 IND CLOCK 23970 2024-12-05 05:22:16 [DEBUG] clck_gen.py:102 IND CLOCK 24072 2024-12-05 05:22:17 [DEBUG] clck_gen.py:102 IND CLOCK 24174 2024-12-05 05:22:17 [DEBUG] clck_gen.py:102 IND CLOCK 24276 2024-12-05 05:22:18 [DEBUG] clck_gen.py:102 IND CLOCK 24378 2024-12-05 05:22:18 [DEBUG] clck_gen.py:102 IND CLOCK 24480 2024-12-05 05:22:19 [DEBUG] clck_gen.py:102 IND CLOCK 24582 2024-12-05 05:22:19 [DEBUG] clck_gen.py:102 IND CLOCK 24684 2024-12-05 05:22:19 [DEBUG] clck_gen.py:102 IND CLOCK 24786 2024-12-05 05:22:20 [DEBUG] clck_gen.py:102 IND CLOCK 24888 2024-12-05 05:22:20 [DEBUG] clck_gen.py:102 IND CLOCK 24990 2024-12-05 05:22:21 [DEBUG] clck_gen.py:102 IND CLOCK 25092 2024-12-05 05:22:21 [DEBUG] clck_gen.py:102 IND CLOCK 25194 2024-12-05 05:22:22 [DEBUG] clck_gen.py:102 IND CLOCK 25296 2024-12-05 05:22:22 [DEBUG] clck_gen.py:102 IND CLOCK 25398 2024-12-05 05:22:23 [DEBUG] clck_gen.py:102 IND CLOCK 25500 2024-12-05 05:22:23 [DEBUG] clck_gen.py:102 IND CLOCK 25602 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:22:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:22:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25677 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25677 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25677 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25677 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25677 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25677 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=25678 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:22:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:22:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:22:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:22:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:22:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:22:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:22:29 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:22:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:22:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:22:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:22:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:22:34 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:22:34 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:22:34 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:22:34 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:34 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:22:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:35 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:22:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:35 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:22:35 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:22:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:22:36 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:36 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:22:36 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:22:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:37 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:22:37 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:38 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:38 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:22:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:38 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:22:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:39 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:22:39 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:22:40 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:22:40 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:22:41 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:22:41 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:22:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:22:42 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:42 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:22:42 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:22:43 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:43 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:22:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:22:43 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:22:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:22:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:22:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:22:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:22:48 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:22:48 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:22:48 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:22:48 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:48 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:22:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:22:49 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:22:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:49 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:22:50 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:22:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:50 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:22:50 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:22:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:51 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:22:51 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:22:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:52 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:22:52 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:22:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:22:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:22:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:22:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:22:53 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:22:53 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:22:54 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:22:54 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:22:55 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:22:55 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:22:56 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:22:56 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:22:57 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:22:57 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:22:58 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:22:58 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:22:58 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:22:59 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:22:59 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:23:00 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:23:00 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:23:01 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:23:01 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:23:02 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:23:02 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:23:03 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:23:03 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:23:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:23:04 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:23:04 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:04 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:23:04 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:23:05 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:23:05 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:23:06 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:23:06 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:23:06 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:23:07 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:23:07 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:23:08 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:23:08 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:23:09 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:23:10 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:23:10 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:23:11 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:23:11 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:23:12 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:23:12 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:23:13 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:23:13 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:23:13 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:23:14 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:23:14 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:23:15 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:23:15 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:23:16 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:23:16 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:23:17 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:23:17 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 05:23:18 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 05:23:18 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:19 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:23:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:19 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 05:23:19 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 05:23:20 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 05:23:20 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 05:23:21 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 05:23:21 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 05:23:21 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 05:23:22 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 05:23:22 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 05:23:23 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 05:23:23 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 05:23:24 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 05:23:24 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 05:23:25 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 05:23:25 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 05:23:26 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 05:23:26 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 05:23:27 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 05:23:27 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 05:23:28 [DEBUG] clck_gen.py:102 IND CLOCK 8670 2024-12-05 05:23:28 [DEBUG] clck_gen.py:102 IND CLOCK 8772 2024-12-05 05:23:28 [DEBUG] clck_gen.py:102 IND CLOCK 8874 2024-12-05 05:23:29 [DEBUG] clck_gen.py:102 IND CLOCK 8976 2024-12-05 05:23:29 [DEBUG] clck_gen.py:102 IND CLOCK 9078 2024-12-05 05:23:30 [DEBUG] clck_gen.py:102 IND CLOCK 9180 2024-12-05 05:23:30 [DEBUG] clck_gen.py:102 IND CLOCK 9282 2024-12-05 05:23:31 [DEBUG] clck_gen.py:102 IND CLOCK 9384 2024-12-05 05:23:31 [DEBUG] clck_gen.py:102 IND CLOCK 9486 2024-12-05 05:23:32 [DEBUG] clck_gen.py:102 IND CLOCK 9588 2024-12-05 05:23:32 [DEBUG] clck_gen.py:102 IND CLOCK 9690 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:23:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:23:33 [DEBUG] clck_gen.py:102 IND CLOCK 9792 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:23:33 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:33 [DEBUG] clck_gen.py:102 IND CLOCK 9894 2024-12-05 05:23:34 [DEBUG] clck_gen.py:102 IND CLOCK 9996 2024-12-05 05:23:34 [DEBUG] clck_gen.py:102 IND CLOCK 10098 2024-12-05 05:23:35 [DEBUG] clck_gen.py:102 IND CLOCK 10200 2024-12-05 05:23:35 [DEBUG] clck_gen.py:102 IND CLOCK 10302 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:35 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:23:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:23:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:23:35 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:23:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:23:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:23:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:23:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:23:40 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:23:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:23:40 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:23:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:23:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:23:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:23:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:23:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:23:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:23:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:23:46 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:23:46 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:23:46 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:23:46 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:23:46 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:23:46 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:23:46 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:23:46 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:46 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:23:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:46 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:23:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:23:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:23:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:23:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:23:47 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:23:47 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:23:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:23:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:23:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:23:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:23:48 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:23:48 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:23:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:23:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:23:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:23:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:23:49 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:23:49 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:23:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:23:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:23:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:23:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:23:50 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:23:50 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:23:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:23:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:23:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:23:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:23:51 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:23:51 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:23:52 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:23:52 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:23:53 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:23:53 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:23:54 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:23:54 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:23:54 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:23:55 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:23:55 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:23:56 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:23:56 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:23:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:23:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:23:57 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:23:57 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:23:57 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:23:58 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:23:58 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:23:59 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:24:00 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:24:00 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:24:01 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:24:02 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:24:02 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:24:03 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:24:04 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:24:04 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:24:05 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:24:05 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:24:06 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:24:07 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:07 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:07 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:24:08 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:24:08 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:24:09 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:24:10 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:24:10 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:24:11 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:24:11 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:24:12 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:24:12 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:24:13 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:24:13 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:24:14 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:24:14 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:14 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:24:15 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:24:15 [DEBUG] clck_gen.py:102 IND CLOCK 6426 2024-12-05 05:24:16 [DEBUG] clck_gen.py:102 IND CLOCK 6528 2024-12-05 05:24:16 [DEBUG] clck_gen.py:102 IND CLOCK 6630 2024-12-05 05:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 6732 2024-12-05 05:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 6834 2024-12-05 05:24:17 [DEBUG] clck_gen.py:102 IND CLOCK 6936 2024-12-05 05:24:18 [DEBUG] clck_gen.py:102 IND CLOCK 7038 2024-12-05 05:24:18 [DEBUG] clck_gen.py:102 IND CLOCK 7140 2024-12-05 05:24:19 [DEBUG] clck_gen.py:102 IND CLOCK 7242 2024-12-05 05:24:19 [DEBUG] clck_gen.py:102 IND CLOCK 7344 2024-12-05 05:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 7446 2024-12-05 05:24:20 [DEBUG] clck_gen.py:102 IND CLOCK 7548 2024-12-05 05:24:21 [DEBUG] clck_gen.py:102 IND CLOCK 7650 2024-12-05 05:24:21 [DEBUG] clck_gen.py:102 IND CLOCK 7752 2024-12-05 05:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 7854 2024-12-05 05:24:22 [DEBUG] clck_gen.py:102 IND CLOCK 7956 2024-12-05 05:24:23 [DEBUG] clck_gen.py:102 IND CLOCK 8058 2024-12-05 05:24:23 [DEBUG] clck_gen.py:102 IND CLOCK 8160 2024-12-05 05:24:24 [DEBUG] clck_gen.py:102 IND CLOCK 8262 2024-12-05 05:24:24 [DEBUG] clck_gen.py:102 IND CLOCK 8364 2024-12-05 05:24:24 [DEBUG] clck_gen.py:102 IND CLOCK 8466 2024-12-05 05:24:25 [DEBUG] clck_gen.py:102 IND CLOCK 8568 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:25 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:24:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:24:25 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:24:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:24:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:24:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:24:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:24:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:24:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:24:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:24:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:24:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:24:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:24:30 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:30 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:24:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:24:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:24:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:31 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:24:31 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:32 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:24:32 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:32 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:24:33 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:24:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:33 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:24:34 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:24:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:34 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:24:35 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:24:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:35 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:24:36 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:36 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:24:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:24:36 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:24:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:24:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:24:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:24:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:24:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:24:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:24:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:24:42 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:24:42 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:24:42 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:42 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:24:42 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:42 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:24:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:43 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:24:43 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:24:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:24:44 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:45 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:24:45 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:24:45 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:46 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:24:46 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:24:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:47 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:24:47 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:24:48 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:24:48 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:24:49 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:49 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:49 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:24:50 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:24:51 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:24:52 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:24:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:24:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:24:53 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:53 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:24:53 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:24:54 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:24:54 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:24:55 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:24:55 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:24:56 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:24:56 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:24:57 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:24:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:24:57 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:24:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:24:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:24:57 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:25:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:25:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:25:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:25:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:25:02 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:25:02 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:25:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:25:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:25:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:25:03 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:03 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:04 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:04 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:25:05 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:25:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:25:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:06 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:25:06 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:25:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:25:07 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:25:08 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:25:09 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:25:09 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:25:10 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:25:10 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:25:11 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:25:11 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:25:12 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:25:13 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:25:13 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:25:14 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:25:14 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:25:15 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:25:15 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:25:16 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:25:16 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:25:17 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:25:17 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:25:18 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:25:18 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:25:19 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:25:19 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:25:20 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:25:20 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:25:20 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:25:21 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:25:21 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:25:22 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:25:22 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:25:23 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:25:23 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:25:24 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:25:24 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:24 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:25:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:25:24 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:24 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=4956 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:25:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:25:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:25:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:25:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:25:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:25:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:25:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:25:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:25:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:25:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:25:29 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:25:30 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:25:30 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:30 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:30 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:25:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:31 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:25:31 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:25:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:32 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:25:32 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:33 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:25:33 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:33 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:25:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:34 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:25:34 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:25:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:35 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:25:35 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:25:36 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:25:36 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:25:37 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:25:37 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:25:37 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:25:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:37 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:38 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:25:38 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:25:39 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:25:39 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:25:40 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:25:41 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:25:41 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:25:42 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:25:42 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:25:43 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:25:43 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:25:44 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:25:44 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:25:44 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:45 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:25:45 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:45 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:25:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:25:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:25:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:25:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:25:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:25:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:25:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:25:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:25:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:25:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:25:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:25:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:25:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:25:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:25:51 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:25:51 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:51 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:51 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:25:52 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=5, maio=0, ma_len=4 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:52 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:25:53 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:25:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:53 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:25:54 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:25:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:54 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:25:55 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:55 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:55 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:25:56 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:25:56 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:25:57 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:25:57 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:25:58 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:25:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:25:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:162 (MS@172.18.142.22:6700) Recv SETFH cmd 2024-12-05 05:25:59 [INFO] transceiver.py:201 (MS@172.18.142.22:6700) Frequency hopping configured: hsn=6, maio=1, ma_len=2 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:25:59 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:26:00 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:26:00 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:26:01 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:26:01 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:26:02 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:26:02 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:26:03 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:26:03 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:26:04 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:26:04 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:26:05 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:26:06 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:26:06 [DEBUG] clck_gen.py:102 IND CLOCK 3468 2024-12-05 05:26:07 [DEBUG] clck_gen.py:102 IND CLOCK 3570 2024-12-05 05:26:07 [DEBUG] clck_gen.py:102 IND CLOCK 3672 2024-12-05 05:26:07 [DEBUG] clck_gen.py:102 IND CLOCK 3774 2024-12-05 05:26:08 [DEBUG] clck_gen.py:102 IND CLOCK 3876 2024-12-05 05:26:08 [DEBUG] clck_gen.py:102 IND CLOCK 3978 2024-12-05 05:26:09 [DEBUG] clck_gen.py:102 IND CLOCK 4080 2024-12-05 05:26:09 [DEBUG] clck_gen.py:102 IND CLOCK 4182 2024-12-05 05:26:10 [DEBUG] clck_gen.py:102 IND CLOCK 4284 2024-12-05 05:26:10 [DEBUG] clck_gen.py:102 IND CLOCK 4386 2024-12-05 05:26:11 [DEBUG] clck_gen.py:102 IND CLOCK 4488 2024-12-05 05:26:11 [DEBUG] clck_gen.py:102 IND CLOCK 4590 2024-12-05 05:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 4692 2024-12-05 05:26:12 [DEBUG] clck_gen.py:102 IND CLOCK 4794 2024-12-05 05:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 4896 2024-12-05 05:26:13 [DEBUG] clck_gen.py:102 IND CLOCK 4998 2024-12-05 05:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 5100 2024-12-05 05:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 5202 2024-12-05 05:26:14 [DEBUG] clck_gen.py:102 IND CLOCK 5304 2024-12-05 05:26:15 [DEBUG] clck_gen.py:102 IND CLOCK 5406 2024-12-05 05:26:15 [DEBUG] clck_gen.py:102 IND CLOCK 5508 2024-12-05 05:26:16 [DEBUG] clck_gen.py:102 IND CLOCK 5610 2024-12-05 05:26:16 [DEBUG] clck_gen.py:102 IND CLOCK 5712 2024-12-05 05:26:17 [DEBUG] clck_gen.py:102 IND CLOCK 5814 2024-12-05 05:26:17 [DEBUG] clck_gen.py:102 IND CLOCK 5916 2024-12-05 05:26:18 [DEBUG] clck_gen.py:102 IND CLOCK 6018 2024-12-05 05:26:18 [DEBUG] clck_gen.py:102 IND CLOCK 6120 2024-12-05 05:26:19 [DEBUG] clck_gen.py:102 IND CLOCK 6222 2024-12-05 05:26:19 [DEBUG] clck_gen.py:102 IND CLOCK 6324 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:26:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:26:19 [INFO] transceiver.py:205 (MS@172.18.142.22:6700) Frequency hopping disabled 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:19 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:26:19 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6383 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:19 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6383 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:19 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=6383 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:26:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:26:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:26 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:26:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:26:31 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:31 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:26:31 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:26:31 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:26:31 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:31 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:26:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:26:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:26:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:26:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:26:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:38 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:26:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=419 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=419 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=419 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=419 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=419 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:39 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=419 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:26:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:26:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:26:45 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:26:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:26:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:45 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:26:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:26:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:26:52 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:26:52 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:26:52 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:52 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:52 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:53 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:53 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=415 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:26:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:26:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:26:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:26:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:26:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:26:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:26:58 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:58 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:26:59 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:26:59 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:26:59 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:59 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:26:59 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:26:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:00 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:00 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:05 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:05 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:06 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:06 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:06 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:07 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:07 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=433 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:12 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:12 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:13 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:13 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:13 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:13 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:15 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:15 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=480 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:20 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:20 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:20 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:20 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:20 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:26 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:26 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:26 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:26 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:26 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:27 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=299 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=299 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=299 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:27 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=299 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:32 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:32 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:33 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:33 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:33 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:33 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:33 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=229 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:38 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:38 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:39 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:39 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:39 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:39 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:39 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:44 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:44 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:45 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:45 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:45 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:45 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=147 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:50 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:50 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:50 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:50 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:50 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:50 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=163 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:27:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:27:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:27:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:27:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:27:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:27:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:27:56 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:27:56 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:27:56 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:27:56 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:27:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:27:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:27:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:27:56 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=156 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:01 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:28:02 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:28:02 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:28:02 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:02 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:02 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:28:03 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:28:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:04 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:28:04 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:28:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:05 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:28:05 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:05 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=865 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=865 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=865 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:05 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=866 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:10 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:10 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:28:11 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:28:11 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:28:11 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:11 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:11 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:11 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:11 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=238 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:16 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:16 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:28:17 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:28:17 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:17 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:28:17 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:17 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:28:18 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:28:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:19 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:28:19 [DEBUG] clck_gen.py:102 IND CLOCK 612 2024-12-05 05:28:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:20 [DEBUG] clck_gen.py:102 IND CLOCK 714 2024-12-05 05:28:20 [DEBUG] clck_gen.py:102 IND CLOCK 816 2024-12-05 05:28:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:21 [DEBUG] clck_gen.py:102 IND CLOCK 918 2024-12-05 05:28:21 [DEBUG] clck_gen.py:102 IND CLOCK 1020 2024-12-05 05:28:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:22 [DEBUG] clck_gen.py:102 IND CLOCK 1122 2024-12-05 05:28:22 [DEBUG] clck_gen.py:102 IND CLOCK 1224 2024-12-05 05:28:23 [DEBUG] clck_gen.py:102 IND CLOCK 1326 2024-12-05 05:28:23 [DEBUG] clck_gen.py:102 IND CLOCK 1428 2024-12-05 05:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 1530 2024-12-05 05:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 1632 2024-12-05 05:28:24 [DEBUG] clck_gen.py:102 IND CLOCK 1734 2024-12-05 05:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 1836 2024-12-05 05:28:25 [DEBUG] clck_gen.py:102 IND CLOCK 1938 2024-12-05 05:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 2040 2024-12-05 05:28:26 [DEBUG] clck_gen.py:102 IND CLOCK 2142 2024-12-05 05:28:27 [DEBUG] clck_gen.py:102 IND CLOCK 2244 2024-12-05 05:28:27 [DEBUG] clck_gen.py:102 IND CLOCK 2346 2024-12-05 05:28:28 [DEBUG] clck_gen.py:102 IND CLOCK 2448 2024-12-05 05:28:28 [DEBUG] clck_gen.py:102 IND CLOCK 2550 2024-12-05 05:28:29 [DEBUG] clck_gen.py:102 IND CLOCK 2652 2024-12-05 05:28:29 [DEBUG] clck_gen.py:102 IND CLOCK 2754 2024-12-05 05:28:30 [DEBUG] clck_gen.py:102 IND CLOCK 2856 2024-12-05 05:28:30 [DEBUG] clck_gen.py:102 IND CLOCK 2958 2024-12-05 05:28:31 [DEBUG] clck_gen.py:102 IND CLOCK 3060 2024-12-05 05:28:31 [DEBUG] clck_gen.py:102 IND CLOCK 3162 2024-12-05 05:28:31 [DEBUG] clck_gen.py:102 IND CLOCK 3264 2024-12-05 05:28:32 [DEBUG] clck_gen.py:102 IND CLOCK 3366 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:32 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:32 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=3440 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:37 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:37 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:28:38 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:28:38 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:28:38 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:38 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:38 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=196 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=0 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=1 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:38 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=197 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:43 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:43 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:28:44 [DEBUG] clck_gen.py:102 IND CLOCK 102 2024-12-05 05:28:44 [DEBUG] fake_trx.py:272 (BTS@172.18.142.20:5700) Recv FAKE_TOA cmd 2024-12-05 05:28:44 [DEBUG] fake_trx.py:291 (BTS@172.18.142.20:5700) Recv FAKE_RSSI cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:44 [DEBUG] fake_trx.py:316 (BTS@172.18.142.20:5700) Recv FAKE_CI cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD HANDOVER 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:44 [DEBUG] clck_gen.py:102 IND CLOCK 204 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:45 [DEBUG] clck_gen.py:102 IND CLOCK 306 2024-12-05 05:28:45 [DEBUG] clck_gen.py:102 IND CLOCK 408 2024-12-05 05:28:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:46 [DEBUG] clck_gen.py:102 IND CLOCK 510 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD ECHO 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.142.22:6700) Ignore CMD SETSLOT 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.142.22:6700) Recv RXTUNE cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.142.22:6700) Recv TXTUNE cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.142.22:6700) Recv POWERON CMD 2024-12-05 05:28:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.142.22:6700) Starting transceiver... 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD NOHANDOVER 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.142.22:6700) Recv POWEROFF cmd 2024-12-05 05:28:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.142.22:6700) Stopping transceiver... 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.142.20:5700) Recv SETPOWER cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.142.20:5700/1) Recv SETPOWER cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.142.20:5700/2) Recv SETPOWER cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.142.20:5700/3) Recv SETPOWER cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:46 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=574 tn=2 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=574 tn=3 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=574 tn=4 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=574 tn=5 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=574 tn=6 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:46 [WARNING] transceiver.py:250 (BTS@172.18.142.20:5700) RX TRXD message (ver=1 fn=574 tn=7 bl=148 pwr=0), but transceiver is not running => dropping... 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:51 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] clck_gen.py:102 IND CLOCK 0 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:51 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:28:56 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:28:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:28:56 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:28:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:29:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.142.20:5700) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.142.20:5700) Recv SETFORMAT cmd 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.142.20:5700) TRXD header version 1 -> 1 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.142.20:5700/1) Recv RXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.142.20:5700/1) Recv TXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:29:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.142.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.142.20:5700/1) Recv NOMTXPOWER cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.142.20:5700/1) Recv SETFORMAT cmd 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.142.20:5700/1) TRXD header version 1 -> 1 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.142.20:5700/2) Recv RXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.142.20:5700/2) Recv TXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:29:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.142.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.142.20:5700/2) Recv NOMTXPOWER cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.142.20:5700/2) Recv SETFORMAT cmd 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.142.20:5700/2) TRXD header version 1 -> 1 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.142.20:5700/3) Recv RXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.142.20:5700/3) Recv TXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:29:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.142.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1... 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.142.20:5700/3) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.142.20:5700/3) Recv NOMTXPOWER cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.142.20:5700/3) Recv SETFORMAT cmd 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.142.20:5700/3) TRXD header version 1 -> 1 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.142.20:5700) Recv RXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETTSC 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETTSC 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETTSC 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.142.20:5700) Recv TXTUNE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETRXGAIN 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETTSC 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETRXGAIN 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETRXGAIN 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.142.20:5700) Recv NOMTXPOWER cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.142.20:5700) Recv POWERON CMD 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.142.20:5700) Starting transceiver... 2024-12-05 05:29:01 [INFO] transceiver.py:236 Starting clock generator 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETRXGAIN 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.142.20:5700/1) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.142.20:5700/1) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.142.20:5700) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.142.20:5700) Recv RFMUTE cmd 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.142.20:5700/2) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.142.20:5700) Recv POWEROFF cmd 2024-12-05 05:29:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.142.20:5700) Stopping transceiver... 2024-12-05 05:29:01 [INFO] transceiver.py:239 Stopping clock generator 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.142.20:5700/3) Ignore CMD SETSLOT 2024-12-05 05:29:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.142.20:5700/2) Recv RFMUTE cmd