(launched: 2018-03-05_01:42:58.262627)
20180110231158684 [1;33mDLCTRL[0;m <0017> control_if.c:854 CTRL at 127.0.0.1 4238
[0;m20180110231158685 [1;33mDLGLOBAL[0;m <0010> telnet_interface.c:104 telnet at 127.0.0.1 4241
[0;m20180110231158688 [1;33mDLINP[0;m <0012> input/ipaccess.c:887 enabling ipaccess BTS mode, OML connecting to 10.42.42.7:3002
[0;m20180110231158689 [1;34mDABIS[0;m <000d> abis.c:207 Input Signal 4 received
[0;m20180110231158689 [1;32mDL1C[0;m <0006> phy_link.c:58 PHY link state change shutdown -> connecting
[0;m20180110231158690 [1;32mDL1C[0;m <0006> l1_if.c:1617 sysmoBTSv2 L1IF compiled against API headers v5.1.0
[0;m20180110231159866 [1;31mDL1C[0;m <0006> l1_if.c:1599 Failed to read from EEPROM.
[0;m20180110231159891 [1;31mDL1C[0;m <0006> l1_if.c:1570 Unable to read band support from EEPROM, assuming all bands
[0;m20180110231159892 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim LAYER1-RESET.req
[0;m20180110231159892 [1;32mDL1C[0;m <0006> phy_link.c:58 PHY link state change connecting -> connected
[0;m20180110231159892 [1;32mDL1C[0;m <0006> phy_link.c:68 trx_set_avail(1)
[0;m20180110231159893 [1;33mDLINP[0;m <0012> input/ipa.c:131 10.42.42.7:3002 connection done
[0;m20180110231159893 [1;33mDLINP[0;m <0012> input/ipaccess.c:708 received ID get from 1/0/0
[0;m20180110231159894 [1;32mDABIS[0;m <000d> abis.c:101 OML Signalling link up
[0;m[1;36m20180110231159895 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=SITE-MANAGER INST=(ff,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159896 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BTS INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159896 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-NSE INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159896 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-CELL INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159896 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-NSVC INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159897 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-NSVC INST=(00,01,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159897 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=RADIO-CARRIER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159897 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231159898 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,00) Tx STATE CHG REP
[0;m[1;36m20180110231159898 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,01) Tx STATE CHG REP
[0;m[1;36m20180110231159898 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,02) Tx STATE CHG REP
[0;m[1;36m20180110231159898 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,03) Tx STATE CHG REP
[0;m[1;36m20180110231159898 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,04) Tx STATE CHG REP
[0;m[1;36m20180110231159899 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,05) Tx STATE CHG REP
[0;m[1;36m20180110231159899 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,06) Tx STATE CHG REP
[0;m[1;36m20180110231159899 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,07) Tx STATE CHG REP
[0;m20180110231159900 [1;33mDL1C[0;m <0006> l1_if.c:1491 Rx L1-RESET.conf (status=Success)
[0;m20180110231159900 [1;32mDL1C[0;m <0006> l1_if.c:1528 Tx SET-TRACE-FLAGS.req (0x00000000)
[0;m20180110231159901 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SYSTEM-INFO.req
[0;m20180110231159902 [1;32mDL1C[0;m <0006> l1_if.c:1432 DSP v5.1.1, FPGA v5.1.0
n[0;m20180110231159902 [1;32mDL1C[0;m <0006> l1_if.c:1301 Using external attenuator.
[0;m20180110231159902 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim ACTIVATE-RF.req
[0;m20180110231200687 [1;33mDL1C[0;m <0006> calib_file.c:205 MAC Address is 24:62:78:00:03:c3 -> NO FIXUP
[0;m20180110231200687 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m[1;36m20180110231200688 [1;34mDOML[0;m[1;36m <0001> oml.c:539 OC=BTS(01) INST=(ff,ff,ff) [0;m[1;36mRx GET ATTR
[0;m[1;36m20180110231200688 [1;32mDOML[0;m[1;36m <0001> oml.c:277 BTS Tx Get Attribute Response
[0;m[1;36m20180110231200698 [1;34mDOML[0;m[1;36m <0001> oml.c:539 OC=BASEBAND-TRANSCEIVER(04) INST=(00,00,ff) [0;m[1;36mRx GET ATTR
[0;m[1;36m20180110231200698 [1;32mDOML[0;m[1;36m <0001> oml.c:277 BASEBAND-TRANSCEIVER Tx Get Attribute Response
[0;m[1;36m20180110231200698 [1;31mDOML[0;m[1;36m <0001> oml.c:229 O&M Get Attributes [0], Manufacturer Dependent State is unsupported by TRX.
[0;m[1;36m20180110231200700 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=SITE-MANAGER(00) INST=(ff,ff,ff) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231200700 [1;34mDOML[0;m[1;36m <0001> oml.c:1008 ... automatic ACK, OP state already was Enabled
[0;m[1;36m20180110231200701 [1;34mDOML[0;m[1;36m <0001> oml.c:579 OC=BTS(01) INST=(00,ff,ff) [0;m[1;36mRx SET BTS ATTR
[0;m[1;36m20180110231200702 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[0] (150 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200702 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[1] (180 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200702 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[2] (180 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200702 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[3] (1680 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200702 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[4] (520 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200703 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[5] (165 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200703 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[6] (1680 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200703 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231200704 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=BTS(01) INST=(00,ff,ff) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231200705 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=BTS(01) INST=(00,ff,ff) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231200706 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=BTS INST=(00,ff,ff) OPER STATE NULL -> Enabled
[0;m[1;36m20180110231200706 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BTS INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200706 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=BTS INST=(00,ff,ff) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231200707 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BTS INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200707 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=GPRS-NSE INST=(00,ff,ff) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231200707 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-NSE INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200707 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=GPRS-CELL INST=(00,ff,ff) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231200707 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-CELL INST=(00,ff,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200708 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=GPRS-NSVC INST=(00,00,ff) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231200708 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=GPRS-NSVC INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200753 [1;34mDOML[0;m[1;36m <0001> oml.c:579 OC=BTS(01) INST=(00,ff,ff) [0;m[1;36mRx SET BTS ATTR
[0;m[1;36m20180110231200753 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[0] (150 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200753 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[1] (180 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200753 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[2] (180 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200754 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[3] (1680 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200754 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[4] (520 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200754 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[5] (165 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200754 [1;33mDOML[0;m[1;36m <0001> oml.c:680 Ignoring T200[6] (1680 ms) as sent by BSC due to suspected LAPDm bug!
[0;m[1;36m20180110231200754 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231200755 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=BTS(01) INST=(00,ff,ff) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231200755 [1;33mDOML[0;m[1;36m <0001> oml.c:1051 ADM state already was Unlocked
[0;m[1;36m20180110231200757 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=BTS(01) INST=(00,ff,ff) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231200757 [1;34mDOML[0;m[1;36m <0001> oml.c:1008 ... automatic ACK, OP state already was Enabled
[0;m20180110231200982 [1;32mDL1C[0;m <0006> l1_if.c:1205 Rx RF-ACT.conf (status=Success)
[0;m20180110231200982 [1;32mDL1C[0;m <0006> main.c:120 Set global status #0 to 1 (0000 -> 0001), LEDs: ACT 1
[0;m[1;36m20180110231200983 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=RADIO-CARRIER INST=(00,00,ff) AVAIL STATE Power off -> OK
[0;m[1;36m20180110231200983 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=RADIO-CARRIER INST=(00,00,ff) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200983 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=RADIO-CARRIER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200983 [1;32mDOML[0;m[1;36m <0001> oml.c:457 OC=RADIO-CARRIER INST=(00,00,ff) Tx SW ACT REP
[0;m[1;36m20180110231200984 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) AVAIL STATE Power off -> OK
[0;m[1;36m20180110231200984 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231200984 [1;32mDOML[0;m[1;36m <0001> oml.c:457 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) Tx SW ACT REP
[0;m[1;36m20180110231200984 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,00) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200984 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,00) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200985 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,00) Tx STATE CHG REP
[0;m[1;36m20180110231200985 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,01) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200985 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,01) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200985 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,01) Tx STATE CHG REP
[0;m[1;36m20180110231200985 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,02) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200985 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,02) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200986 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,02) Tx STATE CHG REP
[0;m[1;36m20180110231200986 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,03) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200986 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,03) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200986 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,03) Tx STATE CHG REP
[0;m[1;36m20180110231200986 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,04) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200987 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,04) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200987 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,04) Tx STATE CHG REP
[0;m[1;36m20180110231200987 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,05) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200987 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,05) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200988 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,05) Tx STATE CHG REP
[0;m[1;36m20180110231200988 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,06) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200988 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,06) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200988 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,06) Tx STATE CHG REP
[0;m[1;36m20180110231200988 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,07) AVAIL STATE Power off -> Dependency
[0;m[1;36m20180110231200989 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,07) OPER STATE NULL -> Disabled
[0;m[1;36m20180110231200989 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,07) Tx STATE CHG REP
[0;m20180110231200989 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxu_850.cfg loaded (src: eeprom)
[0;m20180110231200990 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m[1;36m20180110231200991 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=RADIO-CARRIER(02) INST=(00,00,ff) [0;m[1;36mRx OPSTART
[0;m20180110231200991 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxu_900.cfg loaded (src: eeprom)
[0;m20180110231200992 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m20180110231200993 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxu_1800.cfg loaded (src: eeprom)
[0;m20180110231200993 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m20180110231200994 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxu_1900.cfg loaded (src: eeprom)
[0;m20180110231200995 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m20180110231200996 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxd_850.cfg loaded (src: eeprom)
[0;m20180110231200996 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m20180110231200997 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxd_900.cfg loaded (src: eeprom)
[0;m20180110231200997 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m20180110231200998 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxd_1800.cfg loaded (src: eeprom)
[0;m20180110231200999 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-RX-CALIB.req
[0;m20180110231201000 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_rxd_1900.cfg loaded (src: eeprom)
[0;m20180110231201000 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-TX-CALIB.req
[0;m20180110231201001 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_tx_850.cfg loaded (src: eeprom)
[0;m20180110231201001 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-TX-CALIB.req
[0;m20180110231201002 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_tx_900.cfg loaded (src: eeprom)
[0;m20180110231201003 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-TX-CALIB.req
[0;m20180110231201003 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_tx_1800.cfg loaded (src: eeprom)
[0;m20180110231201004 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim SET-TX-CALIB.req
[0;m20180110231201005 [1;33mDL1C[0;m <0006> calib_file.c:430 L1 calibration table calib_tx_1900.cfg loaded (src: eeprom)
[0;m20180110231201005 [1;32mDL1C[0;m <0006> calib_file.c:440 L1 calibration table loading complete!
[0;m[1;36m20180110231201039 [1;34mDOML[0;m[1;36m <0001> oml.c:749 OC=RADIO-CARRIER(02) INST=(00,00,ff) [0;m[1;36mRx SET RADIO CARRIER ATTR
[0;m[1;36m20180110231201039 [1;32mDOML[0;m[1;36m <0001> oml.c:781 Set RF Max Power Reduction = 0 dBm
[0;m[1;36m20180110231201039 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201041 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=RADIO-CARRIER(02) INST=(00,00,ff) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201041 [1;33mDOML[0;m[1;36m <0001> oml.c:1051 ADM state already was Unlocked
[0;m20180110231201041 [1;32mDL1C[0;m <0006> l1_if.c:1391 Tx RF-MUTE.req (0, 0, 0, 0, 0, 0, 0, 0)
[0;m20180110231201041 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim MUTE-RF.req
[0;m20180110231201042 [1;32mDL1C[0;m <0006> l1_if.c:1364 Rx RF-MUTE.conf with status=Success
[0;m20180110231201042 [1;32mDL1C[0;m <0006> main.c:120 Set global status #1 to 0 (0001 -> 0001), LEDs: ACT 1
[0;m[1;36m20180110231201044 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=RADIO-CARRIER(02) INST=(00,00,ff) [0;m[1;36mRx OPSTART
[0;m20180110231201044 [1;33mDL1C[0;m <0006> oml.c:423 Init TRX (ARFCN 868, TSC 7, RxPower -75.000000 dBm, TxPower  0.00 dBm
[0;m20180110231201045 [1;32mDL1C[0;m <0006> oml.c:343 Rx MPH-INIT.conf (status=Success)
[0;m20180110231201045 [1;32mDL1C[0;m <0006> tx_power.c:248 power_ramp_start(cur=0, tgt=23000)
[0;m[1;36m20180110231201045 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=RADIO-CARRIER INST=(00,00,ff) AVAIL STATE OK -> OK
[0;m[1;36m20180110231201046 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=RADIO-CARRIER INST=(00,00,ff) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201046 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=RADIO-CARRIER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231201088 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=BASEBAND-TRANSCEIVER(04) INST=(00,00,ff) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201090 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=BASEBAND-TRANSCEIVER(04) INST=(00,00,ff) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201090 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) OPER STATE NULL -> Enabled
[0;m[1;36m20180110231201090 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231201132 [1;34mDOML[0;m[1;36m <0001> oml.c:1408 OC=BASEBAND-TRANSCEIVER(04) INST=(00,00,ff) [0;m[1;36mRx IPACCESS(0xe0): [0;m[1;36m20180110231201133 [1;32mDOML[0;m[1;36m <0001> oml.c:1365 Rx IPA RSL CONNECT IP=10.42.42.7 PORT=3003 STREAM=0x00
[0;m[1;36m20180110231201134 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m20180110231201135 [1;33mDLINP[0;m <0012> input/ipa.c:131 10.42.42.7:3003 connection done
[0;m[1;36m20180110231201136 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,00) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201136 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,00) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201136 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m20180110231201137 [1;33mDLINP[0;m <0012> input/ipaccess.c:708 received ID get from 1/0/0
[0;m20180110231201137 [1;32mDABIS[0;m <000d> abis.c:113 RSL Signalling link for TRX0 up
[0;m[1;35m20180110231201138 [1;32mDRSL[0;m[1;35m <0000> rsl.c:271 Tx RSL RF RESource INDication
[0;m[1;36m20180110231201140 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,00) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201141 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,00) [0;m[1;36mRx OPSTART
[0;m[1;35m20180110231201142 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201142 [1;32mDRSL[0;m[1;35m <0000> rsl.c:322  Rx RSL BCCH INFO (SI1, 23 bytes)
[0;m[1;38m20180110231201142 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;36m20180110231201143 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,00) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201143 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,00) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201143 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,00) Tx STATE CHG REP
[0;m20180110231201144 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.req (hL2=0x000004bb, FCCH [0;mTxDL)
[0;m20180110231201145 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.conf (FCCH [0;mTxDL)
[0;m20180110231201145 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.req (hL2=0x000004bb, SCH [0;mTxDL)
[0;m20180110231201146 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.conf (SCH [0;mTxDL)
[0;m20180110231201146 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.req (hL2=0x000004bb, BCCH [0;mTxDL)
[0;m20180110231201147 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.conf (BCCH [0;mTxDL)
[0;m20180110231201147 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.req (hL2=0x000004bb, AGCH [0;mTxDL)
[0;m20180110231201148 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.conf (AGCH [0;mTxDL)
[0;m20180110231201148 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.req (hL2=0x000004bb, PCH [0;mTxDL)
[0;m20180110231201149 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.conf (PCH [0;mTxDL)
[0;m20180110231201149 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.req (hL2=0x000004bb, RACH [0;mRxUL)
[0;m20180110231201150 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=4) MPH-ACTIVATE.conf (RACH [0;mRxUL)
[0;m20180110231201150 [1;32mDL1C[0;m <0006> l1sap.c:579 activate confirm chan_nr=0x40 trx=0
[0;m[1;35m20180110231201150 [1;33mDRSL[0;m[1;35m <0000> rsl.c:648 (bts=0,trx=0,ts=0,ss=0) Tx CHAN ACT ACK
[0;m20180110231201151 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=4) SET_CIPHERING (ALG=0 TxDL)
[0;m20180110231201152 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=4) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m20180110231201152 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=4) SET_CIPHERING (ALG=0 RxUL)
[0;m[1;35m20180110231201153 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201153 [1;32mDRSL[0;m[1;35m <0000> rsl.c:322  Rx RSL BCCH INFO (SI2, 23 bytes)
[0;m[1;38m20180110231201153 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m20180110231201153 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=4) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m[1;35m20180110231201154 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201154 [1;32mDRSL[0;m[1;35m <0000> rsl.c:383  RX RSL Disabling BCCH INFO (SI2bis)
[0;m[1;38m20180110231201154 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201155 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201155 [1;32mDRSL[0;m[1;35m <0000> rsl.c:383  RX RSL Disabling BCCH INFO (SI2ter)
[0;m[1;38m20180110231201155 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201156 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201156 [1;32mDRSL[0;m[1;35m <0000> rsl.c:383  RX RSL Disabling BCCH INFO (SI2quater)
[0;m[1;38m20180110231201156 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201156 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201157 [1;32mDRSL[0;m[1;35m <0000> rsl.c:322  Rx RSL BCCH INFO (SI3, 23 bytes)
[0;m[1;38m20180110231201157 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201157 [1;32mDRSL[0;m[1;35m <0000> bts.c:405 Updated AGCH max queue length to 12
[0;m[1;35m20180110231201157 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL BCCH_INFO
[0;m[1;35m20180110231201158 [1;32mDRSL[0;m[1;35m <0000> rsl.c:322  Rx RSL BCCH INFO (SI4, 23 bytes)
[0;m[1;38m20180110231201158 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201158 [1;32mDRSL[0;m[1;35m <0000> rsl.c:555  Rx RSL SACCH FILLING (SI5, 19 bytes)
[0;m[1;38m20180110231201158 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201159 [1;32mDRSL[0;m[1;35m <0000> rsl.c:559  Rx RSL Disabling SACCH FILLING (SI5bis)
[0;m[1;38m20180110231201159 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201159 [1;32mDRSL[0;m[1;35m <0000> rsl.c:559  Rx RSL Disabling SACCH FILLING (SI5ter)
[0;m[1;38m20180110231201160 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;35m20180110231201160 [1;32mDRSL[0;m[1;35m <0000> rsl.c:555  Rx RSL SACCH FILLING (SI6, 13 bytes)
[0;m[1;38m20180110231201160 [1;32mDPAG[0;m[1;38m <0005> paging.c:540 Paging SI update
[0;m[1;36m20180110231201188 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,01) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201189 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,01) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201189 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201191 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,01) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201192 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,01) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201193 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,01) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201193 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,01) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201193 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,01) Tx STATE CHG REP
[0;m[1;36m20180110231201237 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,02) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201237 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,02) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201237 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201239 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,02) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201240 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,02) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201241 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,02) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201241 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,02) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201241 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,02) Tx STATE CHG REP
[0;m[1;36m20180110231201284 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,03) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201285 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,03) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201285 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201287 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,03) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201288 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,03) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201289 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,03) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201289 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,03) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201290 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,03) Tx STATE CHG REP
[0;m[1;36m20180110231201333 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,04) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201333 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,04) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201333 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201335 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,04) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201337 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,04) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201337 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,04) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201338 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,04) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201338 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,04) Tx STATE CHG REP
[0;m[1;36m20180110231201381 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,05) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201381 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,05) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201381 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201383 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,05) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201384 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,05) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201385 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,05) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201385 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,05) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201385 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,05) Tx STATE CHG REP
[0;m[1;36m20180110231201428 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,06) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201429 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,06) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201429 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201431 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,06) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201432 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,06) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201433 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,06) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201433 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,06) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201434 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,06) Tx STATE CHG REP
[0;m[1;36m20180110231201476 [1;34mDOML[0;m[1;36m <0001> oml.c:922 OC=CHANNEL(03) INST=(00,00,07) [0;m[1;36mRx SET CHAN ATTR
[0;m[1;36m20180110231201477 [1;32mDOML[0;m[1;36m <0001> oml.c:984 OC=CHANNEL INST=(00,00,07) SET CHAN ATTR (TSC = 7)
[0;m[1;36m20180110231201477 [1;34mDOML[0;m[1;36m <0001> oml.c:441 Sending FOM ACK.
[0;m[1;36m20180110231201478 [1;34mDOML[0;m[1;36m <0001> oml.c:1025 OC=CHANNEL(03) INST=(00,00,07) [0;m[1;36mRx CHG ADM STATE
[0;m[1;36m20180110231201480 [1;34mDOML[0;m[1;36m <0001> oml.c:997 OC=CHANNEL(03) INST=(00,00,07) [0;m[1;36mRx OPSTART
[0;m[1;36m20180110231201480 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=CHANNEL INST=(00,00,07) AVAIL STATE Dependency -> OK
[0;m[1;36m20180110231201481 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=CHANNEL INST=(00,00,07) OPER STATE Disabled -> Enabled
[0;m[1;36m20180110231201481 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=CHANNEL INST=(00,00,07) Tx STATE CHG REP
[0;m20180110231202045 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 2000 mdBm.
[0;m20180110231202046 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 2.000000 dBm
[0;m20180110231203047 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 4000 mdBm.
[0;m20180110231203047 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 4.000000 dBm
[0;m[1;35m20180110231203508 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2510 (bts=0,trx=0,ts=0,ss=4) Fwd RLL msg CHAN_RQD from LAPDm to A-bis
[0;m[1;35m20180110231203510 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=1) Rx RSL CHAN_ACTIV
[0;m[1;35m20180110231203510 [1;32mDRSL[0;m[1;35m <0000> rsl.c:1029  chan_nr=0x28 type=0x00 mode=0x00
[0;m20180110231203510 [1;32mDL1C[0;m <0006> l1sap.c:1389 activating channel chan_nr=0x28 trx=0
[0;m20180110231203511 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SDCCH [0;mTxDL)
[0;m20180110231203511 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SDCCH [0;mTxDL)
[0;m20180110231203512 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SDCCH [0;mRxUL)
[0;m20180110231203512 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SDCCH [0;mRxUL)
[0;m20180110231203512 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SACCH [0;mTxDL)
[0;m20180110231203513 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SACCH [0;mTxDL)
[0;m20180110231203513 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SACCH [0;mRxUL)
[0;m20180110231203514 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SACCH [0;mRxUL)
[0;m20180110231203514 [1;32mDL1C[0;m <0006> l1sap.c:579 activate confirm chan_nr=0x28 trx=0
[0;m[1;35m20180110231203515 [1;33mDRSL[0;m[1;35m <0000> rsl.c:648 (bts=0,trx=0,ts=0,ss=1) Tx CHAN ACT ACK
[0;m20180110231203515 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=1) SET_CIPHERING (ALG=0 TxDL)
[0;m20180110231203516 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=1) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m20180110231203516 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=1) SET_CIPHERING (ALG=0 RxUL)
[0;m20180110231203517 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=1) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m[1;35m20180110231203517 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL IMM_ASS_CMD
[0;m20180110231204048 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 6000 mdBm.
[0;m20180110231204048 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 6.000000 dBm
[0;m[1;35m20180110231204638 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2510 (bts=0,trx=0,ts=0,ss=4) Fwd RLL msg CHAN_RQD from LAPDm to A-bis
[0;m[1;35m20180110231204640 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=2) Rx RSL CHAN_ACTIV
[0;m[1;35m20180110231204641 [1;32mDRSL[0;m[1;35m <0000> rsl.c:1029  chan_nr=0x30 type=0x00 mode=0x00
[0;m20180110231204641 [1;32mDL1C[0;m <0006> l1sap.c:1389 activating channel chan_nr=0x30 trx=0
[0;m20180110231204641 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.req (hL2=0x000002bb, SDCCH [0;mTxDL)
[0;m20180110231204642 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.conf (SDCCH [0;mTxDL)
[0;m20180110231204642 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.req (hL2=0x000002bb, SDCCH [0;mRxUL)
[0;m20180110231204643 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.conf (SDCCH [0;mRxUL)
[0;m20180110231204643 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.req (hL2=0x000002bb, SACCH [0;mTxDL)
[0;m20180110231204644 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.conf (SACCH [0;mTxDL)
[0;m20180110231204644 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.req (hL2=0x000002bb, SACCH [0;mRxUL)
[0;m20180110231204645 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=2) MPH-ACTIVATE.conf (SACCH [0;mRxUL)
[0;m20180110231204645 [1;32mDL1C[0;m <0006> l1sap.c:579 activate confirm chan_nr=0x30 trx=0
[0;m[1;35m20180110231204645 [1;33mDRSL[0;m[1;35m <0000> rsl.c:648 (bts=0,trx=0,ts=0,ss=2) Tx CHAN ACT ACK
[0;m20180110231204645 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=2) SET_CIPHERING (ALG=0 TxDL)
[0;m20180110231204646 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=2) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m20180110231204646 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=2) SET_CIPHERING (ALG=0 RxUL)
[0;m20180110231204647 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=2) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m[1;35m20180110231204648 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL IMM_ASS_CMD
[0;m20180110231205049 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 8000 mdBm.
[0;m20180110231205050 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 8.000000 dBm
[0;m20180110231206050 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 10000 mdBm.
[0;m20180110231206051 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 10.000000 dBm
[0;m[1;35m20180110231206518 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=1) Rx RSL DEACTIVATE_SACCH
[0;m20180110231206518 [1;32mDL1C[0;m <0006> l1sap.c:1453 deactivating sacch chan_nr=0x28 trx=0
[0;m20180110231206518 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SACCH [0;mTxDL)
[0;m20180110231206519 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SACCH [0;mTxDL)
[0;m20180110231206519 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SACCH [0;mRxUL)
[0;m20180110231206520 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SACCH [0;mRxUL)
[0;m[1;35m20180110231206522 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=1) Rx RSL RF_CHAN_REL
[0;m20180110231206522 [1;32mDL1C[0;m <0006> l1sap.c:1437 deactivating channel chan_nr=0x28 trx=0
[0;m20180110231206523 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SDCCH [0;mRxUL)
[0;m20180110231206523 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SDCCH [0;mRxUL)
[0;m20180110231206524 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SDCCH [0;mTxDL)
[0;m20180110231206524 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SDCCH [0;mTxDL)
[0;m20180110231206525 [1;32mDL1C[0;m <0006> l1sap.c:604 deactivate confirm chan_nr=0x28 trx=0
[0;m[1;35m20180110231206525 [1;33mDRSL[0;m[1;35m <0000> rsl.c:622 (bts=0,trx=0,ts=0,ss=1) Tx RF CHAN REL ACK
[0;m20180110231207051 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 12000 mdBm.
[0;m20180110231207052 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 12.000000 dBm
[0;m[1;35m20180110231207648 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=2) Rx RSL DEACTIVATE_SACCH
[0;m20180110231207648 [1;32mDL1C[0;m <0006> l1sap.c:1453 deactivating sacch chan_nr=0x30 trx=0
[0;m20180110231207649 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.req (SACCH [0;mTxDL)
[0;m20180110231207649 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.conf (SACCH [0;mTxDL)
[0;m20180110231207650 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.req (SACCH [0;mRxUL)
[0;m20180110231207650 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.conf (SACCH [0;mRxUL)
[0;m[1;35m20180110231207698 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=2) Rx RSL RF_CHAN_REL
[0;m20180110231207698 [1;32mDL1C[0;m <0006> l1sap.c:1437 deactivating channel chan_nr=0x30 trx=0
[0;m20180110231207698 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.req (SDCCH [0;mRxUL)
[0;m20180110231207699 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.conf (SDCCH [0;mRxUL)
[0;m20180110231207699 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.req (SDCCH [0;mTxDL)
[0;m20180110231207700 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=2) MPH-DEACTIVATE.conf (SDCCH [0;mTxDL)
[0;m20180110231207700 [1;32mDL1C[0;m <0006> l1sap.c:604 deactivate confirm chan_nr=0x30 trx=0
[0;m[1;35m20180110231207700 [1;33mDRSL[0;m[1;35m <0000> rsl.c:622 (bts=0,trx=0,ts=0,ss=2) Tx RF CHAN REL ACK
[0;m20180110231208052 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 14000 mdBm.
[0;m20180110231208053 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 14.000000 dBm
[0;m20180110231209053 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 16000 mdBm.
[0;m20180110231209054 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 16.000000 dBm
[0;m20180110231210055 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 18000 mdBm.
[0;m20180110231210055 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 18.000000 dBm
[0;m20180110231211056 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 20000 mdBm.
[0;m20180110231211056 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 20.000000 dBm
[0;m20180110231212057 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 22000 mdBm.
[0;m20180110231212058 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 22.000000 dBm
[0;m20180110231213058 [1;32mDL1C[0;m <0006> tx_power.c:181 ramping TRX board output power to 23000 mdBm.
[0;m20180110231213059 [1;32mDL1C[0;m <0006> oml.c:1240 (bts=0,trx=0) MPH-CONFIG.conf (Set Tx power level) [0;msetTxPower 23.000000 dBm
[0;m[1;35m20180110231225380 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2510 (bts=0,trx=0,ts=0,ss=4) Fwd RLL msg CHAN_RQD from LAPDm to A-bis
[0;m[1;35m20180110231225382 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=1) Rx RSL CHAN_ACTIV
[0;m[1;35m20180110231225382 [1;32mDRSL[0;m[1;35m <0000> rsl.c:1029  chan_nr=0x28 type=0x00 mode=0x00
[0;m20180110231225382 [1;32mDL1C[0;m <0006> l1sap.c:1389 activating channel chan_nr=0x28 trx=0
[0;m20180110231225382 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SDCCH [0;mTxDL)
[0;m20180110231225383 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SDCCH [0;mTxDL)
[0;m20180110231225383 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SDCCH [0;mRxUL)
[0;m20180110231225384 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SDCCH [0;mRxUL)
[0;m20180110231225384 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SACCH [0;mTxDL)
[0;m20180110231225385 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SACCH [0;mTxDL)
[0;m20180110231225385 [1;32mDL1C[0;m <0006> oml.c:1084 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.req (hL2=0x000001bb, SACCH [0;mRxUL)
[0;m20180110231225386 [1;32mDL1C[0;m <0006> oml.c:817 (bts=0,trx=0,ts=0,ss=1) MPH-ACTIVATE.conf (SACCH [0;mRxUL)
[0;m20180110231225386 [1;32mDL1C[0;m <0006> l1sap.c:579 activate confirm chan_nr=0x28 trx=0
[0;m[1;35m20180110231225386 [1;33mDRSL[0;m[1;35m <0000> rsl.c:648 (bts=0,trx=0,ts=0,ss=1) Tx CHAN ACT ACK
[0;m20180110231225387 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=1) SET_CIPHERING (ALG=0 TxDL)
[0;m20180110231225387 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=1) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m20180110231225388 [1;33mDL1C[0;m <0006> oml.c:1425 (bts=0,trx=0,ts=0,ss=1) SET_CIPHERING (ALG=0 RxUL)
[0;m[1;35m20180110231225389 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2540 (bts=0,trx=0,ts=0,ss=0) Rx RSL IMM_ASS_CMD
[0;m20180110231225389 [1;32mDL1C[0;m <0006> oml.c:1270 (bts=0,trx=0,ts=0,ss=1) MPH-CONFIG.conf (Configure ciphering params) [0;m
[0;m20180110231225722 [1;33mDLLAPD[0;m <0011> lapd_core.c:920 Store content res. (dl=0xb6d61a24)
[0;m[1;35m20180110231225722 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2510 (bts=0,trx=0,ts=0,ss=1) Fwd RLL msg EST_IND from LAPDm to A-bis
[0;m[1;31m20180110231225736 [1;34mDRLL[0;m[1;31m <0002> rsl.c:2334 (bts=0,trx=0,ts=0,ss=1) Rx RLL DATA_REQ Abis -> LAPDm
[0;m[1;35m20180110231226049 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2487 (bts=0,trx=0,ts=0,ss=1) Handing RLL msg UNIT_DATA_IND from LAPDm to MEAS REP
[0;m[1;35m20180110231226049 [1;34mDRSL[0;m[1;35m <0000> rsl.c:2404 (bts=0,trx=0,ts=0,ss=1) chan_num:40 Tx MEAS RES valid(2), flags(03)
[0;m[1;35m20180110231226050 [1;34mDRSL[0;m[1;35m <0000> rsl.c:2422 (bts=0,trx=0,ts=0,ss=1) Send Meas RES: NUM:0, RXLEV_FULL:0, RXLEV_SUB:0, RXQUAL_FULL:7, RXQUAL_SUB:7, MS_PWR:0, UL_TA:0, L3_LEN:18, TimingOff:4294967295
[0;m[1;35m20180110231226192 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2510 (bts=0,trx=0,ts=0,ss=1) Fwd RLL msg DATA_IND from LAPDm to A-bis
[0;m[1;31m20180110231226209 [1;34mDRLL[0;m[1;31m <0002> rsl.c:2334 (bts=0,trx=0,ts=0,ss=1) Rx RLL DATA_REQ Abis -> LAPDm
[0;m[1;35m20180110231226258 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=1) Rx RSL DEACTIVATE_SACCH
[0;m20180110231226258 [1;32mDL1C[0;m <0006> l1sap.c:1453 deactivating sacch chan_nr=0x28 trx=0
[0;m20180110231226258 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SACCH [0;mTxDL)
[0;m20180110231226259 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SACCH [0;mTxDL)
[0;m20180110231226259 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SACCH [0;mRxUL)
[0;m20180110231226260 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SACCH [0;mRxUL)
[0;m[1;35m20180110231226663 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2510 (bts=0,trx=0,ts=0,ss=1) Fwd RLL msg REL_IND from LAPDm to A-bis
[0;m[1;35m20180110231228666 [1;32mDRSL[0;m[1;35m <0000> rsl.c:2596 (bts=0,trx=0,ts=0,ss=1) Rx RSL RF_CHAN_REL
[0;m20180110231228666 [1;32mDL1C[0;m <0006> l1sap.c:1437 deactivating channel chan_nr=0x28 trx=0
[0;m20180110231228667 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SDCCH [0;mRxUL)
[0;m20180110231228667 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SDCCH [0;mRxUL)
[0;m20180110231228668 [1;32mDL1C[0;m <0006> oml.c:1566 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.req (SDCCH [0;mTxDL)
[0;m20180110231228668 [1;32mDL1C[0;m <0006> oml.c:1505 (bts=0,trx=0,ts=0,ss=1) MPH-DEACTIVATE.conf (SDCCH [0;mTxDL)
[0;m20180110231228669 [1;32mDL1C[0;m <0006> l1sap.c:604 deactivate confirm chan_nr=0x28 trx=0
[0;m[1;35m20180110231228669 [1;33mDRSL[0;m[1;35m <0000> rsl.c:622 (bts=0,trx=0,ts=0,ss=1) Tx RF CHAN REL ACK
[0;m20180110231235247 [1;31mDLINP[0;m <0012> input/ipa.c:69 10.42.42.7:3002 connection closed with server
[0;m20180110231235247 [1;31mDABIS[0;m <000d> abis.c:135 Signalling link down
[0;m20180110231235248 [1;34mDABIS[0;m <000d> abis.c:207 Input Signal 2 received
[0;m20180110231235248 [1;34mDABIS[0;m <000d> abis.c:207 Input Signal 2 received
[0;m[1;36m20180110231235249 [1;33mDOML[0;m[1;36m <0001> bts.c:239 Shutting down BTS 0, Reason Abis close
[0;m20180110231235249 [1;32mDL1C[0;m <0006> l1_if.c:184 Tx SYS prim DEACTIVATE-RF.req
[0;m20180110231235249 [1;33mDL1C[0;m <0006> oml.c:452 Close TRX 0
[0;m20180110231235250 [1;32mDL1C[0;m <0006> l1_if.c:1205 Rx RF-DEACT.conf (status=Success)
[0;m20180110231235250 [1;32mDL1C[0;m <0006> main.c:120 Set global status #0 to 0 (0001 -> 0000), LEDs: ACT 0
[0;m[1;36m20180110231235251 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=RADIO-CARRIER INST=(00,00,ff) AVAIL STATE OK -> Off line
[0;m[1;36m20180110231235251 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=RADIO-CARRIER INST=(00,00,ff) OPER STATE Enabled -> Disabled
[0;m[1;36m20180110231235251 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=RADIO-CARRIER INST=(00,00,ff) Tx STATE CHG REP
[0;m[1;36m20180110231235252 [1;32mDOML[0;m[1;36m <0001> oml.c:344 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) AVAIL STATE OK -> Off line
[0;m[1;36m20180110231235252 [1;32mDOML[0;m[1;36m <0001> oml.c:351 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) OPER STATE Enabled -> Disabled
[0;m[1;36m20180110231235252 [1;32mDOML[0;m[1;36m <0001> oml.c:312 OC=BASEBAND-TRANSCEIVER INST=(00,00,ff) Tx STATE CHG REP
[0;m